Strain engineering of nanoscale Si MOS devices

被引:4
|
作者
Huang, Jacky [1 ,3 ]
Chang, Shu-Tong [1 ]
Hsieh, Bing-Fong [1 ]
Liao, Ming-Han [2 ]
Wang, Wei-Ching [1 ]
Lee, Chang-Chun [2 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
[2] Taiwan Semicond Mfg Co Ltd, Hsinchu, Taiwan
[3] Synopsys Inc, SEG, Hsinchu, Taiwan
关键词
Strain engineering; Uniaxial stress; SiGe; CESL; Mobility; EXTRACTION;
D O I
10.1016/j.tsf.2009.10.098
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The stress distribution in the Si channel regions of process-strained Si (PSS) MOSFETs with various widths and gate lengths was studied using TCAD process simulations. We show how these geometric effects can impact the achievable transistor performance gains. In this work, high-performance MOS devices have been achieved by stressors such as stressed SiN liner and S/D stressors such as SiGe alloy material and optimal geometric structure design. Strain engineering seems to be promising when considering mobility gain, carrier injection velocity, and ballistic efficiency of nanoscale MOS devices. This work helps the future MOS device design and demonstrates that strain engineering is important for future nanoscale device technology. (C) 2009 Elsevier B.V. All rights reserved.
引用
收藏
页码:S241 / S245
页数:5
相关论文
共 50 条
  • [31] Integration of molecular functions into Si device for nanoscale molecular devices
    Wakayama, Yutaka
    Hayakawa, Ryoma
    THIN SOLID FILMS, 2014, 554 : 2 - 7
  • [32] Direct solution of the Boltzmann Transport Equation in nanoscale Si devices
    Banoo, K
    Lundstrom, M
    Smith, RK
    2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, : 50 - 53
  • [33] Direct solution of the Boltzmann transport equation in nanoscale Si devices
    Purdue Univ, West Lafayette, United States
    International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2000, : 50 - 53
  • [34] Nanoscale Memristors: Devices Engineering, CMOS Integration and Novel Applications
    Xia, Qiangfei
    2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2015, : 1216 - 1218
  • [35] A TCAD simulation study of impact of strain engineering on nanoscale strained Si NMOSFETs with a silicon-carbon alloy stressor
    Chang, Shu-Tong
    Wang, Wei-Ching
    Lee, Chang-Chun
    Huang, Jacky
    THIN SOLID FILMS, 2009, 518 (05) : 1595 - 1598
  • [36] Single-electron charging effects in Si MOS devices
    Ferry, DK
    Khoury, M
    Gerousis, C
    Rack, MJ
    Gunther, A
    Goodnick, SM
    PHYSICA E, 2001, 9 (01): : 69 - 75
  • [37] Low frequency noise in Si-based MOS devices
    Jomaah, J
    Ghibaudo, G
    NOISE AND FLUCTUATIONS, 2005, 780 : 181 - 186
  • [38] THRESHOLD-ALTERABLE SI-GATE MOS DEVICES
    CHEN, PCY
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1977, 24 (05) : 584 - 586
  • [39] Nanoscale MOS devices: device parameter fluctuations and low-frequency noise
    Wong, H
    Iwai, H
    Liou, JJ
    NOISE IN DEVICES AND CIRCUITS III, 2005, 5844 : 164 - 176
  • [40] Investigation on the Amplitude Distribution of Random Telegraph Noise (RTN) in Nanoscale MOS Devices
    Zhang, Zexuan
    Guo, Shaofeng
    Jiang, Xiaobo
    Wang, Runsheng
    Huang, Ru
    Zou, Jibin
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,