Architecture design of low power integer motion estimation for H.264/AVC

被引:0
|
作者
Chen, Tung-Chien [1 ]
Chen, Yu-Han [1 ]
Tsai, Sung-Fang [1 ]
Chen, Liang-Gee [1 ]
机构
[1] Natl Taiwan Univ, DSP IC Design Lab, Grad Inst Elect Engn, Taipei, Taiwan
关键词
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
In motion estimation, fast algorithms usually lead to an irregular searching flow, and the power reduction on architecture level is constrained for poor data reuse (DR). In this paper, a parallel IME hardware for H.264/AVC is proposed to well combine the techniques on algorithm and architecture levels. The "2-D SAD Tree" is adopted to support intra- and inter-candidate DR for the content-adaptive parallel-VBS four step search algorithm. A ladder-shaped reference data arrangement is proposed to support DR in both horizontal and vertical directions, while an advanced searching flow is applied to reduce the latency cycles. After these two techniques, 77.6% power of search window SRAMs can be reduced. According to the implementation result, in ultra low power mode, only 1.424 tow is required for realtime encoding CIF 30fps videos with 13.5 MHz operation frequency.
引用
收藏
页码:3351 / 3354
页数:4
相关论文
共 50 条
  • [41] A novel design approach for H.264/AVC motion estimation architectures
    Lopez, Sebastian
    Callico, Gustavo M.
    Tobajas, Felix
    Lopez, Jose F.
    Sarmiento, Roberto
    2008 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2008, : 410 - 411
  • [42] Grouped Approach for the Design of H.264/AVC Motion Estimation Architectures
    Lopez, Sebastian
    Callico, Gustavo M.
    Tobajas, Felix
    de Armas, Valentin
    Lopez, Jose F.
    Sarmiento, Roberto
    ETRI JOURNAL, 2008, 30 (06) : 862 - 864
  • [43] Efficient Sub-Pixel Interpolation And Low Power VLSI Architecture For Fractional Motion Estimation in H.264/AVC
    Ndili, Obianuju
    Ogunfunmi, Tokunbo
    2010 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ICSPCS), 2010,
  • [44] A novel low-power motion estimation design for H.264
    Koziri, Maria G.
    Dadaliaris, Adonios N.
    Stamoulis, Georgios I.
    Katsavounidis, Ioannis X.
    2007 IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, 2007, : 247 - +
  • [45] Efficient Fast Algorithm And FPSoC For Integer And Fractional Motion Estimation In H.264/AVC
    Ndili, Obianuju
    Ogunfunmi, Tokunbo
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 407 - 408
  • [46] A Novel Spiral-Type Motion Estimation Architecture for H.264/AVC
    Hirai, Naoyuki
    Song, Tian
    Liu, Yizhong
    Shimamoto, Takashi
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2010, 10 (01) : 37 - 44
  • [47] Hardware architecture for fast motion estimation in H.264/AVC video coding
    Byeon, Myung-Suk
    Shin, Yil-Mi
    Cho, Yong-Beom
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (06) : 1744 - 1745
  • [48] Fully utilized and reusable architecture for fractional motion estimation of H.264/AVC
    Chen, TC
    Huang, YW
    Chen, LG
    2004 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL V, PROCEEDINGS: DESIGN AND IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS INDUSTRY TECHNOLOGY TRACKS MACHINE LEARNING FOR SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING SIGNAL PROCESSING FOR EDUCATION, 2004, : 9 - 12
  • [49] FPGA architecture of the LDPS Motion Estimation for H.264/AVC Video Coding
    Moez Kthiri
    Hassen Loukil
    Ahmed Ben Atitallah
    Patrice Kadionik
    Dominique Dallet
    Nouri Masmoudi
    Journal of Signal Processing Systems, 2012, 68 : 273 - 285
  • [50] FPGA architecture of the LDPS Motion Estimation for H.264/AVC Video Coding
    Kthiri, Moez
    Loukil, Hassen
    Ben Atitallah, Ahmed
    Kadionik, Patrice
    Dallet, Dominique
    Masmoudi, Nouri
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 68 (02): : 273 - 285