Comprehensive Non-Functional Analysis of Combinational Circuits Vulnerability to Single Event Transients

被引:0
|
作者
Hamad, Ghaith Bany [1 ]
Kazma, Ghaith [2 ]
Mohamed, Otmane Ait [2 ]
Savaria, Yvon [1 ]
机构
[1] Polytech Montreal, Grp Rech Microelect & Microsyst, Montreal, PQ, Canada
[2] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ, Canada
来源
2016 FORUM ON SPECIFICATION AND DESIGN LANGUAGES (FDL) | 2016年
关键词
SOFT-ERROR; PROPAGATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The progressive shrinking of device sizes in advanced technologies leads to miniaturization and performance improvements. However, ultra-deep sub-micron technologies are more vulnerable to different types of uncertainties, parametric variations, and interference. In this paper, we propose a methodology to model and analyze the behavior of a system in the presence of Single Event Transients (SETs). The problem of SET propagation was modeled as a satisfiability problem using different satisfiability modulo theories. The SET width and timing constraints are formulated as a difference logic constraint satisfaction formulation. This formulation utilizes concepts from static timing analysis to efficiently evaluate the required time and width for the SET to be latched. Next, the proposed model is analyzed using efficient SMT solvers for a set of nonfunctional assertions to investigate SETs propagation. Based on the results of this analysis, new fault observability estimates are computed. These values are then used to compute the soft error rate. Experimental results demonstrate that the proposed SMT approach provides better runtime then contemporary techniques.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Design Sensitivity of Single Event Transients in Scaled Logic Circuits
    Velamala, Jyothi
    LiVolsi, Robert
    Torres, Myra
    Cao, Yu
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 694 - 699
  • [22] Single-event transients in bipolar linear integrated circuits
    Buchner, Stephen
    McMorrow, Dale
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) : 3079 - 3102
  • [23] An efficient design of single event transients tolerance for logic circuits
    Mo, Yantu
    Yue, Suge
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 125 - 128
  • [24] Mitigation of single-event transients in CMOS digital circuits
    Mongkolkachit, P
    Bhuva, B
    Boulghassoul, Y
    Rowe, J
    Massengill, L
    PROCEEDINGS OF THE 7TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS, 2004, 536 : 335 - 340
  • [25] Efficient analysis of single event transients
    Reorda, MS
    Violante, M
    JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (05) : 239 - 246
  • [26] Soft error rate estimation of combinational circuits based on vulnerability analysis
    Raji, Mohsen
    Pedram, Hossein
    Ghavami, Behnam
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2015, 9 (06): : 311 - 320
  • [27] Mitigating single-event multiple transients in a combinational circuit based on standard cells
    Zhao, Wen
    Chen, Wei
    He, Chaohui
    Chen, Rongmei
    Cong, Peitian
    Zhang, Fengqi
    Lu, Chao
    Shen, Chen
    Zheng, Lisang
    Guo, Xiaoqiang
    Ding, Lili
    MICROELECTRONICS RELIABILITY, 2020, 109 (109)
  • [28] SOFT ERROR RATE ESTIMATION FOR COMBINATIONAL LOGIC IN PRESENCE OF SINGLE EVENT MULTIPLE TRANSIENTS
    Rajaei, Ramin
    Tabandeh, Mahmoud
    Fazeli, Mahdi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (06)
  • [29] A Comprehensive Review of Single Event Transients on Various MOS Devices
    Rajakumar, P. S.
    Kumar, S. Satheesh
    IEEE ACCESS, 2024, 12 : 154760 - 154777
  • [30] Formal Methods Based Synthesis of Single Event Transient Tolerant Combinational Circuits
    Ghaith Bany Hamad
    Otmane Ait Mohamed
    Yvon Savaria
    Journal of Electronic Testing, 2017, 33 : 607 - 620