An Automated FPGA-Based Fault Injection Platform for Granularly-Pipelined Fault Tolerant CORDIC

被引:6
|
作者
Xie, Yu [1 ]
Chen, He [1 ]
Xie, Yizhuang [1 ]
Mao, Chuang-An [1 ]
Li, Bing-Yi [1 ]
机构
[1] Beijing Inst Technol, Beijing Key Lab Embedded Real Time Informat Proc, Beijing, Peoples R China
基金
中国国家自然科学基金;
关键词
Fault Injection; Single Event Upset(SEU); Fault Tolerant(FT); COordinate Rotation DIgital Computer (CORDIC); SRAM-based FPGA;
D O I
10.1109/FPT.2018.00076
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Augment of integration and complexity makes VLSI circuits more sensitive to errors. Also, soft errors caused by Single Event Upset (SEU) have become a significant threat to modern electronic systems. Therefore, the demand of high reliability on modern electronic systems keeps increasing. Aiming at reliability evaluation of fault tolerant very large scale integrated circuits implemented on SRAM-based FPGA, an automated fault injection platform via Internal Configuration Access Port (ICAP) for rapid fault injection is presented in this paper. We adopt a granularly-pipelined fault tolerant CORDIC processor as the Design Under Test (DUT), and a C++ script is deployed for the external fault injection control environment and automating the fault injection procedure. The proposed method can achieve quantities of repeating fault injection tests and is suitable for any fault tolerant design implemented in SRAM-Based FPGA.
引用
收藏
页码:373 / 376
页数:4
相关论文
共 50 条
  • [41] Fault Secure FPGA-Based TMR Voter
    Mahmoud, Dina G.
    Alkady, Gehad, I
    Amer, Hassanein H.
    Daoud, Ramez M.
    Adly, Ihab
    Essam, Youssef
    Ismail, Hassan A.
    Sorour, Kirollos N.
    2018 7TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2018, : 116 - 119
  • [42] Timing Fault Detection in FPGA-based Circuits
    Stott, Edward
    Levine, Joshua M.
    Cheung, Peter Y. K.
    Kapre, Nachiket
    2014 IEEE 22ND ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2014), 2014, : 96 - 99
  • [43] Fault Tolerant ASIC/ULA-Based Computing Systems Testing via FPGA Prototyping with Fault Injection
    Brekhov, Oleg
    Klimenko, Alexander
    ADVANCES IN DEPENDABILITY ENGINEERING OF COMPLEX SYSTEMS, 2018, 582 : 60 - 66
  • [44] FPGA-based fault injection design for 16K-point FFT processor
    Mao, Chuang-An
    Xie, Yu
    Wei, Xin
    Xie, Yi-Zhuang
    Chen, He
    JOURNAL OF ENGINEERING-JOE, 2019, 2019 (21): : 7994 - 7997
  • [45] A Methodology for Fault-tolerant Pareto-optimal Approximate Designs of FPGA-based Accelerators
    Tsounis, Ioannis
    Agiakatsikas, Dimitris
    Psarakis, Mihalis
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2023, 22 (04)
  • [46] Partial Dynamic Reconfiguration in an FPGA-based Fault-Tolerant System: Simulation-based Evaluation
    Panek, Richard
    Lojda, Jakub
    Podivinsky, Jakub
    Kotasek, Zdenek
    PROCEEDINGS OF 2018 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2018), 2018,
  • [47] FPGA-based fault tolerant scheme with reduced extra-sensor number for WECS with DFIG
    Shahbazi, Mahmoud
    Gaillard, Arnaud
    Poure, Philippe
    Zolghadri, Mohammad Reza
    2011 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2011,
  • [48] A fault-tolerant FPGA-based Multi-stage Interconnection Network for space applications
    Alderighi, M
    Casini, F
    D'Angelo, S
    Salvi, D
    Sechi, GR
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 302 - 306
  • [49] FPGA-based Real-Time Simulation of Fault Tolerant Current Controllers for Power Electronics
    Bahri, Imen
    Slama-Belkhodja, Ilhem
    Monmasson, Eric
    ISIE: 2009 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, 2009, : 378 - +
  • [50] An FPGA-based Hardware-Efficient Fault-Tolerant Astrocyte-Neuron Network
    Johnson, Anju P.
    Halliday, David M.
    Millard, Alan G.
    Tyrrell, Andy M.
    Timmis, Jon
    Liu, Junxiu
    Harkin, Jim
    McDaid, Liam
    Karim, Shvan
    PROCEEDINGS OF 2016 IEEE SYMPOSIUM SERIES ON COMPUTATIONAL INTELLIGENCE (SSCI), 2016,