共 50 条
- [42] Leakage power estimation for deep submicron circuits in an ASIC design environment ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 45 - 50
- [43] Deep-submicron CMOS technologies for low-power and high-performance operation Electronics and Communications in Japan, Part II: Electronics (English translation of Denshi Tsushin Gakkai Ronbunshi), 1996, 79 (11): : 1 - 9
- [45] Deep-submicron CMOS technologies for low-power and high-performance operation ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1996, 79 (11): : 1 - 9
- [46] A Circuit Technique for Leakage Power reduction in CMOS VLSI Circuits 2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
- [47] Analysis and Comparison of Leakage Power Reduction Techniques in CMOS circuits 2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 936 - 944
- [48] Impact of 0.25 μm dual gate oxide thickness CMOS process on flicker noise performance of multifingered deep-submicron MOS devices IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (06): : 312 - 317
- [50] A leakage estimation and reduction technique for scaled CMOS logic circuits considering gate-leakage 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 297 - 300