Combined subthreshold and gate-oxide leakage power reduction in deep-submicron CMOS circuits

被引:0
|
作者
Guindi, RS [1 ]
机构
[1] Cairo Univ, Giza, Egypt
关键词
D O I
10.1109/ICEEC.2004.1374524
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this work we present a methodology for minimizing simultaneously the subthreshold mid the gate-tunneling currents in CMOS combinatorial circuits. We use a simple method for estimating the total leakage in a circuit based on the knowledge of primary input signal probabilities in conjunction with state-dependent leakage tables. We take advantage of the state-dependence exhibited by the leakage currents to reduce the total leakage in a circuit through pin reordering and the application of low-leakage standby input vectors. Pin reordering is done on a per-vector basis for known input probabilities, mid on a statistical basis for unknown input probabilities. Results are given for a number of ISCAS-85 benchmark circuits for different gate-oxide thicknesses.
引用
收藏
页码:535 / 540
页数:6
相关论文
共 50 条
  • [41] A NEW METHOD TO FABRICATE THIN OXYNITRIDE OXIDE GATE DIELECTRIC FOR DEEP-SUBMICRON DEVICES
    MANCHANDA, L
    WEBER, GR
    KIM, YO
    FELDMAN, LC
    MORYIA, N
    WEIR, BE
    KISTLER, RC
    GREEN, ML
    BRASEN, D
    MICROELECTRONIC ENGINEERING, 1993, 22 (1-4) : 69 - 72
  • [42] Leakage power estimation for deep submicron circuits in an ASIC design environment
    Kumar, R
    Ravikumar, CP
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 45 - 50
  • [43] Deep-submicron CMOS technologies for low-power and high-performance operation
    Deura, Manabu
    Nara, Yasuo
    Yamazaki, Tatsuya
    Gotoh, Kenichi
    Ohtake, Fumio
    Kurata, Hajime
    Sugii, Toshihiro
    Electronics and Communications in Japan, Part II: Electronics (English translation of Denshi Tsushin Gakkai Ronbunshi), 1996, 79 (11): : 1 - 9
  • [45] Deep-submicron CMOS technologies for low-power and high-performance operation
    Deura, M
    Nara, Y
    Yamazaki, T
    Gotoh, K
    Ohtake, F
    Kurata, H
    Sugii, T
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1996, 79 (11): : 1 - 9
  • [46] A Circuit Technique for Leakage Power reduction in CMOS VLSI Circuits
    Nandyala, Venkata Ramakrishna
    Mahapatra, Kamala Kanta
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [47] Analysis and Comparison of Leakage Power Reduction Techniques in CMOS circuits
    Singhal, Smita
    Gaur, Nidhi
    Mehra, Anu
    Kumar, Pradeep
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 936 - 944
  • [48] Impact of 0.25 μm dual gate oxide thickness CMOS process on flicker noise performance of multifingered deep-submicron MOS devices
    Chew, KW
    Yeo, KS
    Chu, SF
    Wang, YM
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (06): : 312 - 317
  • [49] Power dissipation analysis and optimization of deep submicron CMOS digital circuits
    Gu, RX
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (05) : 707 - 713
  • [50] A leakage estimation and reduction technique for scaled CMOS logic circuits considering gate-leakage
    Rahman, H
    Chakrabarti, C
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 297 - 300