A dual-core 64-bit ultraSPARC microprocessor for dense server application

被引:16
|
作者
Takayanagi, T [1 ]
Shin, JL [1 ]
Petrick, B [1 ]
Su, JY [1 ]
Levy, H [1 ]
Pham, H [1 ]
Son, JS [1 ]
Moon, N [1 ]
Bistry, D [1 ]
Nair, U [1 ]
Singh, M [1 ]
Mathur, V [1 ]
Leon, AS [1 ]
机构
[1] Sun Microsyst Inc, Sunnyvale, CA 94085 USA
关键词
chip multithreading (CMT); coupling noise; current-mode sense amplifier; deep-submicron technology; dense server; dual-core; ECC; electromigration; hold time; leakage; L2; cache; microprocessor; multicore; multiprocessor; multithread; negative bias temperature instability (NBTI); process variation; thread-level parallelism (TLP); translation look aside butter (TLB); ultraSPARC;
D O I
10.1109/JSSC.2004.838023
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dual-core 64-bit microprocessor optimized for compute-dense systems such as rack-mount and blade servers for network computing was developed. The chip consists of two UltraSPARC 11 cores, each with its own 512 kB L2 cache, a DDR-1 memory controller, and symmetric multiprocessor bus (JBus) controllers. The 206-mm(2) die is fabricated in 0.13-mum CMOS technology with seven layers of Cu and a low-k dielectric. The chip offers a highly efficient performance-per-watt ratio with a typical power dissipation of 23 W at 1.3 V and 1.2 GHz. A short design cycle was achieved by leveraging existing designs wherever possible and developing effective design methodologies and flows. Significant design challenges faced by this project are described. These include deep-submicron design issues, such as negative bias temperature instability (NBTI), leakage, coupling noise, intra-die process variation, and electromigration (EM). A second important design challenge was implementing a high-performance L2 cache subsystem with a short four-cycle core-to-L2 latency including ECC.
引用
收藏
页码:7 / 18
页数:12
相关论文
共 50 条
  • [41] Application of logical effort on delay analysis of 64-bit static carry-lookahead adder
    Dao, HQ
    Oklobdzija, VG
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 1322 - 1324
  • [42] 8 channel wavelengths selector using a dual-core fibre for dense WDM networks
    Lu, YB
    Chu, PL
    APOC 2001: ASIA-PACIFIC OPTICAL AND WIRELESS COMMUNICATIONS, PASSIVE COMPONENTS AND TRANSMISSION SYSTEMS, 2001, 4581 : 21 - 29
  • [43] Wavelength selector using dual-core fiber for dense wavelength division multiplexing networks
    Bin Lu, Y
    Chu, PL
    OPTICAL ENGINEERING, 2003, 42 (03) : 875 - 881
  • [44] Embedded processor core with 64-bit architecture and its system-on-chip integration for digital consumer products
    Uchiyama, K
    Arakawa, F
    Saito, Y
    Noguchi, K
    Hasegawa, A
    Yoshioka, S
    Irie, N
    Kitahara, T
    Debbage, M
    Sturges, A
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (02) : 139 - 149
  • [45] Implementation of an Accurate and Efficient Compensated DGEMM for 64-bit ARMv8 Multi-Core Processors
    Jiang, Hao
    Wang, Feng
    Li, Kuan
    Yang, Canqun
    Zhao, Kejia
    Huang, Chun
    2015 IEEE 21ST INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS (ICPADS), 2015, : 491 - 498
  • [46] Design and Implementation of a Highly Efficient DGEMM for 64-bit ARMv8 Multi-Core Processors
    Wang, Feng
    Jiang, Hao
    Zuo, Ke
    Su, Xing
    Xue, Jingling
    Yang, Canqun
    2015 44TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING (ICPP), 2015, : 200 - 209
  • [47] HA8000-ex/880: A high-performance, high-reliability server incorporating a 64-bit processor
    Anon
    Hitachi Review, 2002, (SPEC):
  • [48] Design of a Multi-Core Compatible Linux Bootable 64-bit Out-of-Order RISC-V Processor Core
    Sajin, S.
    Garag, Shuhham Sunil
    Phegade, Anuj
    Gusain, Decpshikha
    Varghese, Kuruvilla
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 42 - 47
  • [49] 64-bit hybrid dual-threshold voltage power-aware conditional carry adder design
    Cheng, KH
    Cheng, SW
    Huang, CW
    4TH IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2004, : 65 - 68
  • [50] The Design of Dual-core PLC SoC and Application on Launch Control System
    Liu Liangliang
    Song Zhengyu
    2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3, 2014, : 374 - +