Flexible Ultra-Low-Voltage CMOS Circuit Design applicable for digital and analog circuits operating below 300mV

被引:0
|
作者
Berg, Yngvar [1 ]
Mirmotahari, Omid [2 ]
机构
[1] Buskerud & Vesfold Univ Coll, Dept Micro & Nanosyst Technol, Borre, Norway
[2] Univ Oslo, Dept Informat, N-0316 Oslo, Norway
关键词
CMOS; Low-Voltage; High-Speed; Floating-Gate; Domino logic; Flip-Flop; Analog; Multiple-Valued logic; ENERGY;
D O I
10.1109/ISVLSI.2015.83
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A generic ultra low-voltage (ULV) CMOS design approach is presented. By applying a floating capacitor to the gate terminal of the enhanced driving transistors, obtained by using a charge injection technique, we may change the ON and OFF currents. The delay in circuits where the enhanced transistors are utilized can be reduced significantly compared to complementary CMOS. The current level of the transistors may be increased for high speed and decreased for low power applications. The design approach may be used to implement ultra low-voltage and high-speed digital logic and Flip-Flops. In addition, the generic technique can be used to implement multiple-valued and analog ultra low-voltage CMOS circuits. For ultra low-voltage dogital applications the delay may be reduced to less than 10% compared to static CMOS. The highspeed Flip-FLOP presented shows a similar increase in speed compared to conventional Flip-Flops for low supply voltages. For the analog circuit presented the increased current level is used to obtain rail-to-rail operation at higher frequencies than conventional analog circuits.
引用
收藏
页码:646 / 651
页数:6
相关论文
共 50 条
  • [31] Tunnel FETs for Ultra-Low Voltage Digital VLSI Circuits: Part II-Evaluation at Circuit Level and Design Perspectives
    Alioto, Massimo
    Esseni, David
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (12) : 2499 - 2512
  • [32] The tunneling field effect transistor (TFET) as an addon for ultra-low-voltage analog and digital processes (vol 25, pg 195, 2004)
    Nirschl, Th.
    Weis, M.
    Fulde, M.
    Schmitt-Landsiedel, D.
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (04) : 315 - 315
  • [33] Minimum energy tracking loop with embedded DC-DC converter enabling ultra-low-voltage operation down to 250 mV in 65 nm CMOS
    Ramadass, Yogesh K.
    Chandrakasan, Anantha P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) : 256 - 265
  • [34] Fully-Depleted SOI CMOS Technology for Low-Voltage Low-Power Mixed Digital/Analog/Microwave Circuits
    D. Flandre
    J. P. Colinge
    J. Chen
    D. De Ceuster
    J. P. Eggermont
    L. Ferreira
    B. Gentinne
    P. G. A. Jespers
    A. Viviani
    R. Gillon
    J. P. Raskin
    A. Vander Vorst
    D. Vanhoenacker-Janvier
    F. Silveira
    Analog Integrated Circuits and Signal Processing, 1999, 21 : 213 - 228
  • [35] Fully-depleted SOI CMOS technology for low-voltage low-power mixed digital/analog/microwave circuits
    Microelectronics Laboratory, Univ. Catholique de Louvain, Place du Levant 3, 1348 Louvain-la-Neuve, Belgium
    不详
    不详
    Analog Integr Circuits Signal Process, 3 (213-228):
  • [36] Low-voltage CMOS analog bootstrapped switch for sample-and-hold circuit: Design and chip characterization
    Sawan, M
    Roberts, GW
    Sawan, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2200 - 2203
  • [37] An Ultra-Low-Voltage Approach to Accurately Set the Quiescent Current of Digital Standard Cells Used for Analog Design and Its Application on an Inverter-Based Operational Transconductance Amplifier
    Della Sala, Riccardo
    Centurelli, Francesco
    Scotti, Giuseppe
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2024, 14 (03)
  • [38] Exploring optimal back bias voltages for ultra low voltage CMOS digital Circuits in 22 nm FDSOI Technology
    Zadeh, Somayeh Hossein
    Ytterdal, Trond
    Aunet, Snorre
    2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,
  • [39] Design techniques for a CMOS low-power low-voltage fully differential flash analog-to-digital converter
    Lee, TS
    Luo, LD
    Lin, CS
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 357 - 360