A SDR Architecture based on FPGA for Multi-standard Transmitter

被引:0
|
作者
Bautista-Contreras, B. [1 ]
Parra-Michel, R. [1 ]
Carrasco-Alvarez, R. [2 ]
Romero-Aguirre, E. [3 ]
机构
[1] CINVESTAV GDL, Dept Elect Engn, Zapopan, Jalisco, Mexico
[2] Univ Guadalajara, Dept Elect Engn, Guadalajara 44430, Jalisco, Mexico
[3] Inst Tecnol Sonora, Dept Elect Engn, Obregon, Sonora, Mexico
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the architecture and implementation of configurable base-band transmitter for software defined radio system. The proposed architecture is capable of generating data-frames for multiple communications standards. The radio parameters can be adjusted on-the-fly: length of data frame, training scheme, transmitter rate, upsampling factor, modulation type and pulse-shaping filter waveform. The configuration is carried out through an interface module via control words. Additionally, it is possible to operate in both continuous and burst data flow. The architecture was described using Verilog HDL and targeted in Altera Stratix V: 5SGXMA7N1F45C1. The implementation results show a reduced consumption of FPGA resources (<= 1 %) and frequency operation over 224 MHz.
引用
收藏
页码:1266 / 1269
页数:4
相关论文
共 50 条
  • [41] GNSS Receiver based on a SDR Architecture using FPGA Devices
    Sanchez Meraz, Miguel
    Castro Arvizu, Juan Manuel
    Arguelles Cruz, Amadeo Jose
    2011 IEEE ELECTRONICS, ROBOTICS AND AUTOMOTIVE MECHANICS CONFERENCE (CERMA 2011), 2011, : 383 - 388
  • [42] Multi-Standard DSP based wireless system
    Kuo, C
    Wong, J
    ICSP '98: 1998 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1998, : 1712 - 1728
  • [43] MULTI-STANDARD MODEM
    LAMBLEY, R
    ELECTRONICS & WIRELESS WORLD, 1984, 90 (1580): : 59 - 61
  • [44] A Doherty amplifier with a bias adaptation technique based on SDR transmitter architecture
    Jeong, HT
    Kim, TH
    Chang, KS
    Kim, CD
    MICROWAVE JOURNAL, 2005, 48 (09) : 140 - +
  • [45] MULTI-STANDARD MODEM
    不详
    ELECTRONICS & WIRELESS WORLD, 1984, 90 (1584): : 52 - 54
  • [46] Fractional-N DPLL-Based Low-Power Clocking Architecture for 1-14 Gb/s Multi-Standard Transmitter
    Hossain, Masum
    El-Halwagy, Waleed
    Hossain, A. K. M. Delwar
    Aurangozeb
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (10) : 2647 - 2662
  • [47] An SoC based HW/SW co-design architecture for multi-standard audio decoding
    Zhou, Dajiang
    Liu, Peilin
    Kong, Ji
    Zhang, Yunfei
    He, Bin
    Deng, Ning
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 200 - 203
  • [48] A Multi-standard Viterbi Decoder for Mobile Applications Using A Reconfigurable Architecture
    Niktash, Afshin
    Parizi, Hooman T.
    Bagherzadeh, Nader
    2006 IEEE 64TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-6, 2006, : 816 - 820
  • [49] A Highly Efficient Inverse Transform Architecture for Multi-Standard HDTV Decoder
    Zhang, Hang
    Liu, Peilin
    Hong, Yu
    Zhou, Dajiang
    Goto, Satoshi
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 525 - +
  • [50] A New Powerful Scalable Generic Multi-Standard LDPC Decoder Architecture
    Charot, Francois
    Wolinski, Christophe
    Fau, Nicolas
    Hamon, Francois
    PROCEEDINGS OF THE SIXTEENTH IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2008, : 314 - +