Wafer-to-Wafer Bonding for Hermetic and Vacuum Packaging of Smart Sensors

被引:0
|
作者
Temple, Dorota S. [1 ]
Hilton, Allan [2 ]
机构
[1] RTI Int, Res Triangle Pk, NC 27709 USA
[2] Micross Components, Res Triangle Pk, NC 27709 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this presentation, we will review recent advances in the development of low temperature wafer-to-wafer bonding for the fabrication of hermetic and/or vacuum enclosures for sensors that are monolithically integrated with supporting electronic circuitry. The presence of CMOS circuitry with its limited thermal budget and the requirement of low pressures inside the microchamber impose strict requirements on the bonding process. We will describe metal-based approaches that leverage mature deposition and patterning techniques developed for integrated circuits (ICs) and micro-electro-mechanical systems (MEMS). The ability to produce finely patterned metal seals significantly reduces the real estate required for bonding and therefore lowers the size, weight, and cost of the device. In addition, massively parallel wafer-level processing drastically reduces the cost of the device. Metal-based approaches can be executed at low temperatures compatible with CMOS circuits and can be integrated with various substrate materials and topographies, making them ideal for smart sensors such as microbolometer FPAs.
引用
收藏
页码:10 / 10
页数:1
相关论文
共 50 条
  • [41] Wafer-level hermetic vacuum packaging by bonding with a copper-tin thin film sealing ring
    Akashi, Teruhisa
    Funabashi, Hirofumi
    Takagi, Hideki
    Omura, Yoshiteru
    Hata, Yoshiyuki
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2018, 28 (04)
  • [42] On the Complexity of Wafer-to-Wafer Integration
    Duvillie, Guillerme
    Bougeret, Marin
    Boudet, Vincent
    Dokka, Trivikram
    Giroudeau, Rodolphe
    ALGORITHMS AND COMPLEXITY (CIAC 2015), 2015, 9079 : 208 - 220
  • [43] On the complexity of Wafer-to-Wafer Integration
    Bougeret, M.
    Boudet, V.
    Dokka, T.
    Duvillie, G.
    Giroudeau, R.
    DISCRETE OPTIMIZATION, 2016, 22 : 255 - 269
  • [44] Wafer bonding process for zero level vacuum packaging of MEMS
    Sordo, Guido
    Collini, Cristian
    Moe, Sigurd
    Poppe, Erik
    Wright, Daniel Nilsen
    2020 IEEE 8TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2020,
  • [45] Simulation of Cu pad expansion in wafer-to-wafer Cu/SiCN hybrid bonding
    Tsau, Yan Wen
    De Messemaeker, Joke
    Salahouelhadj, Abdellah
    Gonzalez, Mario
    Witters, Liesbeth
    Zhang, Boyao
    Seefeldt, Marc
    Beyne, Eric
    De Wolf, Ingrid
    MICROELECTRONICS RELIABILITY, 2022, 138
  • [46] Chip level evaluation of wafer-to-wafer direct bonding strength with bending test
    Baek, Kyungmin
    Kim, Juno
    Han, Min-Soo
    Lim, Kyeongbin
    Rhee, Daniel Minwoo
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 310 - 317
  • [47] Robust Measurement of Bonding Strength for Wafer-to-Wafer 3D Integration
    Fuse, Junya
    Iwata, Tomoya
    Ebiko, Sodai
    Inoue, Fumihiro
    2023 International Conference on Electronics Packaging, ICEP 2023, 2023, : 105 - 106
  • [48] Characterization of inorganic dielectric layers for low thermal budget wafer-to-wafer bonding
    Inoue, F.
    Peng, L.
    Phommahaxay, A.
    Kim, S-W.
    De Vos, J.
    Sleeckx, E.
    Miller, A.
    Beyer, G.
    Beyne, E.
    2017 5TH INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2017, : 24 - 24
  • [49] RECENT DEVELOPMENTS IN FINE PITCH WAFER-TO-WAFER HYBRID BONDING WITH COPPER INTERCONNECT
    Theil, Jeremy A.
    Mirkarimi, Laura
    Fountain, Gill
    Gao, Guilian
    Katkar, Rajesh
    2019 INTERNATIONAL WAFER LEVEL PACKAGING CONFERENCE (IWLPC), 2019,
  • [50] Application of TSV Integration and Wafer Bonding Technologies for Hermetic Wafer Level Packaging of MEMS Components for Miniaturized Timing Devices
    Zoschke, K.
    Manier, C. -A.
    Wilke, M.
    Oppermann, H.
    Ruffieux, D.
    Dekker, J.
    Jaakkola, A.
    Dalla Piazza, S.
    Allegato, G.
    Lang, K. -D.
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1343 - 1350