Wafer-to-Wafer Bonding for Hermetic and Vacuum Packaging of Smart Sensors

被引:0
|
作者
Temple, Dorota S. [1 ]
Hilton, Allan [2 ]
机构
[1] RTI Int, Res Triangle Pk, NC 27709 USA
[2] Micross Components, Res Triangle Pk, NC 27709 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this presentation, we will review recent advances in the development of low temperature wafer-to-wafer bonding for the fabrication of hermetic and/or vacuum enclosures for sensors that are monolithically integrated with supporting electronic circuitry. The presence of CMOS circuitry with its limited thermal budget and the requirement of low pressures inside the microchamber impose strict requirements on the bonding process. We will describe metal-based approaches that leverage mature deposition and patterning techniques developed for integrated circuits (ICs) and micro-electro-mechanical systems (MEMS). The ability to produce finely patterned metal seals significantly reduces the real estate required for bonding and therefore lowers the size, weight, and cost of the device. In addition, massively parallel wafer-level processing drastically reduces the cost of the device. Metal-based approaches can be executed at low temperatures compatible with CMOS circuits and can be integrated with various substrate materials and topographies, making them ideal for smart sensors such as microbolometer FPAs.
引用
收藏
页码:10 / 10
页数:1
相关论文
共 50 条
  • [1] Wafer-Level Vacuum Packaging of Smart Sensors
    Hilton, Allan
    Temple, Dorota S.
    SENSORS, 2016, 16 (11)
  • [2] Wafer-to-wafer bonding for microstructure formation
    Schmidt, MA
    PROCEEDINGS OF THE IEEE, 1998, 86 (08) : 1575 - 1585
  • [3] Wafer Bonding for MEMS Vacuum Packaging
    Dragoi, V.
    Pabo, E.
    CHEMICAL AND BIOLOGICAL SENSORS 11 -AND- MEMS-NEMS 11, 2014, 64 (01): : 221 - 229
  • [4] Effect of TEOS layer on wafer warpage for wafer-to-wafer bonding
    Feng, Wei
    Shimamoto, Haruo
    Kikuchi, Katsuya
    MICROELECTRONICS RELIABILITY, 2025, 165
  • [5] A Study of SiCN Wafer-to-Wafer Bonding and Impact of Wafer Warpage
    Iacovo, Serena
    D'have, Koen
    Okudur, Oguzhan Orkut
    De Vos, Joeri
    Uhrmann, Thomas
    Plach, Thomas
    Conard, Thierry
    Meersschaut, Johan
    Bex, Pieter
    Brems, Steven
    Phommahaxay, Alain
    Gonzalez, Mario
    Witters, Liesbeth
    Beyer, Gerald
    Beyne, Eric
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1410 - 1417
  • [6] Adhesive wafer-to-wafer bonding using contact imprinting
    Yu, Liming
    Pang, Ah Ju
    Bangtao, Chen
    Tay, Francis E. H.
    Iliescu, Ciprian
    MICRO- AND NANOTECHNOLOGY: MATERIALS, PROCESSES, PACKAGING, AND SYSTEMS III, 2007, 6415
  • [7] Distortion Simulation for Direct Wafer-to-Wafer Bonding Process
    Ip, Nathan
    Nejadsadeghi, Nima
    Kohama, Norifumi
    Tanoue, Hayato
    Motoda, Kimio
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 694 - 698
  • [8] Hermetic Wafer Level Packaging of MEMS Components Using Through Silicon Via and Wafer to Wafer Bonding Technologies
    Zoschke, K.
    Manier, C. -A.
    Wilke, M.
    Juergensen, N.
    Oppermann, H.
    Ruffieux, D.
    Dekker, J.
    Heikkinen, Hannele
    Dalla Piazza, S.
    Allegato, G.
    Lang, K. -D.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1500 - 1507
  • [9] Advanced Processing Control for Wafer-to-Wafer Hybrid Bonding
    Roy, Nikhil Aditya Kumar
    Housley, Richard
    Engelhard, Dan
    Wang, Hao
    Bayless, Cassie
    Nguyen, Chris
    Zach, Franz
    Badjate, Shubham
    Gottipati, Abhishek
    Yoav, Grauer
    Ben-nun, Oren
    Volkovich, Roie
    METROLOGY, INSPECTION, AND PROCESS CONTROL XXXVIII, 2024, 12955
  • [10] Wafer level hermetic bonding and packaging using recrystallized parylene
    Maharshi, Vikram
    Ahmad, Imran
    Agarwal, Ajay
    Mitra, Bhaskar
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2023, 33 (01)