A new high precision low offset dynamic comparator for high resolution high speed ADCs

被引:0
|
作者
Katyal, Vipul [1 ]
Geiger, Randall L. [1 ]
Chen, Degang J. [1 ]
机构
[1] Iowa State Univ, Dept Elect & Comp Engn, Ames, IA 50011 USA
关键词
dynamic comparator; offset; ADC; pipeline; flash;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new low offset dynamic comparator for high resolution high speed analog-to-digital application has been designed. Inputs are reconfigured from the typical differential pair comparator such that near equal current distribution in the input transistors can be achieved for a meta-stable point of the comparator. Restricted signal swing clock for the tail current is also used to ensure constant currents in the differential pairs. Simulation based sensitivity analysis is performed to demonstrate the robustness of the new comparator with respect to stray capacitances, common mode voltage errors and timing errors in a TSMC 0.18 mu process. Less than 10mV offset can be easily achieved with the proposed structure making it favorable for flash and pipeline data conversion applications.
引用
收藏
页码:5 / +
页数:2
相关论文
共 50 条
  • [41] HIGH-SPEED AND HIGH-RESOLUTION COMPARATOR.
    Tiponut, V.
    Electronic Engineering (London), 1979, 51 (624):
  • [42] A high-speed, high fan-in dynamic comparator with low transistor count
    Wey, I-Chyn
    He, Tz-Cheng
    Chow, Hwang-Cherng
    Sun, Pie-Hsien
    Peng, Chien-Chang
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (05) : 681 - 690
  • [43] Input Dependent Clock Jitter in High Speed and High Resolution ADCs
    Chegeni, Amin
    Shayanfar, Reza
    Hadidi, Khayrollah
    Khoei, Abdollah
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [44] A new passive sample and hold structure for high-speed, high-resolution ADCs
    Sadeghipour, Khosrov Dabbagh
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2011, 65 (10) : 799 - 805
  • [45] A Voltage-Controlled Capacitance Offset Calibration Technique for High Resolution Dynamic Comparator
    Chan, Chi-Hang
    Zhu, Yan
    Chio, U-Fat
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, R. P.
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 392 - 395
  • [46] High Speed, Low Offset, Low Power Differential Comparator with Constant Common Mode Voltage
    Nasrollahpour, Mehdi
    Hamedi-Hagh, Sotoudeh
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 871 - 874
  • [47] HIGH-SPEED HIGH-RESOLUTION CMOS VOLTAGE COMPARATOR
    NG, WT
    SALAMA, CAT
    ELECTRONICS LETTERS, 1986, 22 (06) : 338 - 339
  • [48] Low-power CMOS comparator with embedded amplification for ultra-high-speed ADCs
    Oliveira, J. P.
    Goes, J.
    Esperanca, B.
    Paulino, N.
    Fernandes, J.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3602 - +
  • [49] High Speed Low Power Voltage Comparator in 0.18μm CMOS Process for Flash ADCs
    Aghabeigi, Hadi
    Jafaripanah, Mehdi
    2017 IEEE 4TH INTERNATIONAL CONFERENCE ON KNOWLEDGE-BASED ENGINEERING AND INNOVATION (KBEI), 2017, : 418 - 421
  • [50] A new method for offset cancellation in High-Resolution High-Speed Comparators
    Sobhi-Gheshlaghi, J
    Hadidi, K
    Khoei, A
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (06) : 1154 - 1160