Automated synthesis of phase shifters for built-in self-test applications

被引:58
|
作者
Rajski, J [1 ]
Tamarapalli, N
Tyszer, J
机构
[1] Mentor Graph Corp, Wilsonville, OR 97070 USA
[2] Poznan Univ Tech, Inst Elect & Telecommun, PL-60965 Poznan, Poland
关键词
built-in self-test; linear feedback shift registers; phase shifters; system-on-a-chip test; test generators;
D O I
10.1109/43.875312
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents novel systematic design techniques for the automated register transfer level synthesis of phase shifters-circuits used to remove effects of structural dependencies featured by pseudorandom test pattern generators driving parallel scan chains. Using a concept of linear feedback shift register (LFSR) duality this paper relates the logical states of LFSRs and circuits spacing their inputs to each of the output channels. Consequently, the method generates a phase-shifter network satisfying criteria of channel separation and circuit complexity by taking advantage of simple logic simulation of the LFSRs. It is shown that it is possible to synthesize in a time-efficient manner very large and fast phase shifters for built-in self-test applications with guaranteed minimum phaseshifts between scan chains, and very low delay and area of virtually one two-way XOR gate/channel.
引用
收藏
页码:1175 / 1188
页数:14
相关论文
共 50 条
  • [41] An effective built-in self-test for chargepump PLL
    Han, J
    Song, D
    Kim, H
    Kim, YY
    Kang, S
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (08): : 1731 - 1733
  • [42] Arithmetic built-in self-test for DSP cores
    Radecka, K
    Rajski, J
    Tyszer, J
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (11) : 1358 - 1369
  • [43] BUILT-IN SELF-TEST TRENDS IN MOTOROLA MICROPROCESSORS
    DANIELS, RG
    BRUCE, WC
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 64 - 71
  • [44] Efficient Built-In Self-Test algorithm for memory
    Wang, SJ
    Wei, CJ
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 66 - 70
  • [45] CELLULAR AUTOMATA CIRCUITS FOR BUILT-IN SELF-TEST
    HORTENSIUS, PD
    MCLEOD, RD
    PODAIMA, BW
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1990, 34 (2-3) : 389 - 405
  • [46] BUILT-IN CHECKING OF THE CORRECT SELF-TEST SIGNATURE
    MCANNEY, WH
    SAVIR, J
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (09) : 1142 - 1145
  • [47] BUILT-IN SYNTHESIZED SWEEPER SELF-TEST AND ADJUSTMENTS
    SEIBEL, MJ
    HEWLETT-PACKARD JOURNAL, 1991, 42 (02): : 17 - 23
  • [48] BUILT-IN SELF-TEST - PASS OR FAIL - INTRODUCTION
    SEDMAK, RM
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 17 - 19
  • [49] Online Built-In Self-Test Architecture for Automated Testing of a Solar Tracking Equipment
    Jurj, Sorin Liviu
    Rotar, Raul
    Opritoiu, Flavius
    Vladutiu, Mircea
    2020 20TH IEEE INTERNATIONAL CONFERENCE ON ENVIRONMENT AND ELECTRICAL ENGINEERING AND 2020 4TH IEEE INDUSTRIAL AND COMMERCIAL POWER SYSTEMS EUROPE (EEEIC/I&CPS EUROPE), 2020,
  • [50] A Hybrid Built-In Self-Test Scheme for DRAMs
    Yang, Chi-Chun
    Li, Jin-Fu
    Yu, Yun-Chao
    Wu, Kuan-Te
    Lo, Chih-Yen
    Chen, Chao-Hsun
    Lai, Jenn-Shiang
    Kwai, Ding-Ming
    Chou, Yung-Fa
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,