Full-Chip Signal Integrity Analysis and Optimization of 3-D ICs

被引:17
|
作者
Song, Taigon [1 ]
Liu, Chang [2 ]
Peng, Yarui [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Broadcom Corp, Irvine, CA 92617 USA
基金
美国国家科学基金会;
关键词
3-D IC; coupling; crosstalk; full chip; signal integrity (SI); through-silicon via (TSV); TSV; SILICON;
D O I
10.1109/TVLSI.2015.2471098
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Through-silicon-via (TSV)-to-TSV coupling is a new phenomenon in 3-D ICs, and it becomes a significant source of signal integrity problems. The existing studies on its extraction and analysis, however, become inaccurate when handling more than two TSVs on full-chip scale. In this paper, we investigate the multiple TSV-to-TSV coupling issue and propose a model that can be efficiently used for full-chip extraction. Then, we perform an analysis on the impact of TSV parasitics on coupling and delay. Unlike the common belief that only the closest neighboring TSVs affect the victim, this paper shows that nonneighboring aggressors also cause nonnegligible coupling noise. Based on these observations, we propose an effective method of reducing the overall coupling level.
引用
收藏
页码:1636 / 1648
页数:13
相关论文
共 50 条
  • [41] Full-Chip Power Supply Noise Time-Domain Numerical Modeling and Analysis for Single and Stacked ICs
    Zheng, Li
    Zhang, Yang
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1225 - 1231
  • [42] Optimization and Analysis of Microchannels Under Complex Power Distribution in 3-D ICs
    Song, Dongliang
    Dong, Gang
    Yao, Yitong
    Zhu, Zhangming
    Yang, Yintang
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (03): : 537 - 543
  • [43] Impact of Mechanical Stress on the Full Chip Timing for Through-Silicon-Via-based 3-D ICs
    Athikulwongse, Krit
    Yang, Jae-Seok
    Pan, David Z.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (06) : 905 - 917
  • [44] DAMO: Deep Agile Mask Optimization for Full-Chip Scale
    Chen, Guojin
    Chen, Wanli
    Sun, Qi
    Ma, Yuzhe
    Yang, Haoyu
    Yu, Bei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (09) : 3118 - 3131
  • [45] Full-chip layout optimization for photo process window improvement of 3D NAND metal routing level
    Digaum, Jennefir L.
    Kim, Hung-Eil
    Christensen, Eric
    Sanchez, Hamilton
    Islam, Moydul
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XIII, 2019, 10962
  • [46] Overview of mixed signal methodology for digital full-chip design/verification
    Wong, WS
    Gao, XF
    Wang, Y
    Vishwanathan, S
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1421 - 1424
  • [47] Full-Chip Analysis of Unintentional Forward Biased Diodes
    Grinshpon, Amir
    Schubert, Adam Segoli
    Lu, Ziyang
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 62 - 66
  • [48] Full-chip analysis method of ESD protection network
    Hayashi, S
    Minami, F
    Yamada, M
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 439 - 444
  • [49] Fast 3D thick mask model for full-chip EUVL simulations
    Liu, Peng
    Xie, Xiaobo
    Liu, Wei
    Gronlund, Keith
    EXTREME ULTRAVIOLET (EUV) LITHOGRAPHY IV, 2013, 8679
  • [50] Optimization for chip stack in 3-D packaging
    Hara, K
    Kurashima, Y
    Hashimoto, N
    Matsui, K
    Matsuo, Y
    Miyazawa, I
    Kobayashi, T
    Yokoyama, Y
    Fukazawa, M
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (03): : 367 - 376