Power Integrity Coanalysis Methodology for Multi-Domain High-Speed Memory Systems

被引:1
|
作者
Kim, Seungwon [1 ]
Han, Ki Jin [2 ]
Kim, Youngmin [3 ]
Kang, Seokhyeong [4 ]
机构
[1] Ulsan Natl Inst Sci & Technol, Dept Elect Engn, Ulsan 44919, South Korea
[2] Dongguk Univ, Div Elect & Elect Engn, Seoul 04620, South Korea
[3] Hongik Univ, Sch Elect & Elect Engn, Seoul 04066, South Korea
[4] Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 37673, South Korea
来源
IEEE ACCESS | 2019年 / 7卷
基金
新加坡国家研究基金会;
关键词
Power integrity (PI); multi-domain coupling; high-speed memory; power delivery system; power distribution network (PDN); chip-package-PCB coanalysis; analysis methodology; low power double data rate four (LPDDR4); SIMULATION; PACKAGE; DESIGN;
D O I
10.1109/ACCESS.2019.2928896
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With the increasing demand for state-of-the-art technologies, such as wearable devices and the Internet of things (IoT), power integrity has emerged as a major concern for high-speed, low-power interfaces that are used as mobile platforms. By using case-specific design models in a high-speed memory system, only a limited analysis of the effects of parametric variations can be performed in complex design problems, such as adjacent voltage domain coupling at high frequencies. Moreover, a conventional industrial method can be simulated only after completing the design layout; therefore, a number of iterative back-annotation processes are required for signoff; this delays the time to market. In this paper, we propose a power integrity coanalysis methodology for multiple power domains in high-frequency memory systems. Our proposed methodology can analyze the tendencies in power integrity by using parametric methods, such as parameter sweeping and Monte Carlo simulations. Our experiments prove that our proposed methodology can predict similar peak-to-peak ripple voltages that are comparable with the realistic simulations of low-power double data rate four interfaces.
引用
收藏
页码:95305 / 95313
页数:9
相关论文
共 50 条
  • [1] Fast Chip-Package-PCB Coanalysis Methodology for Power Integrity of Multi-Domain High-Speed Memory: A Case Study
    Kim, Seungwon
    Han, Ki Jin
    Kim, Youngmin
    Kang, Seokhyeong
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 885 - 888
  • [2] Signal/Power Integrity Modeling of High-Speed Memory Modules Using Chip-Package-Board Coanalysis
    Chuang, Hao-Hsiang
    Guo, Wei-Da
    Lin, Yu-Hsiang
    Chen, Hsin-Shu
    Lu, Yi-Chang
    Cheng, Yung-Shou
    Hong, Ming-Zhang
    Yu, Chun-Huang
    Cheng, Wen-Chang
    Chou, Yen-Ping
    Chang, Chuan-Jen
    Ku, Joseph
    Wu, Tzong-Lin
    Wu, Ruey-Beei
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2010, 52 (02) : 381 - 391
  • [3] Improvement of Power and Signal Integrity through Layer Assignment in High-Speed Memory Systems
    Weng, Pei-Yang
    Cheng, Chi-Hsuan
    Wu, Tzong-Lin
    Chen, Carol
    Chen, James
    Kuo, Evelyn
    Liao, Chun-Lin
    Mutnury, Bhyrav
    2019 IEEE 28TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2019), 2019,
  • [4] Enhanced Power and Signal Integrity Through Layout Optimization of High-Speed Memory Systems
    Weng, Pei-Yang
    Cheng, Chi-Hsuan
    Wu, Tzong-Lin
    Chen, Ching-Huei
    Chen, James
    Kuo, Evelyn
    Liao, Chun-Lin
    Mutnury, Bhyrav
    2019 ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS (EDAPS 2019), 2019,
  • [5] Statistical signal integrity analysis and diagnosis methodology for high-speed systems
    Matoglu, E
    Pham, N
    de Araujo, DN
    Cases, M
    Swaminathan, M
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2004, 27 (04): : 611 - 629
  • [6] Multi-Domain Regularization Based Computed Tomography for High-Speed Rotation Objects
    Wang, Qian
    Zhu, Yining
    SIAM JOURNAL ON IMAGING SCIENCES, 2017, 10 (02): : 602 - 640
  • [7] Effects of High-Speed Signals on Power Integrity
    Smith, Stephen B.
    Pater, Khushhoo
    Cin, Joseph
    Agili, Sedig S.
    Waldens, Jeffrey
    PROCEEDINGS OF 2018 29TH INTERNATIONAL CONFERENCE ON ELECTRICAL CONTACTS AND 64TH IEEE HOLM CONFERENCE ON ELECTRICAL CONTACTS, 2018, : 278 - 285
  • [8] Power Integrity Concepts for High-Speed Design on Multi-Layer PCBs
    Hwang, Chulsoon
    2018 IEEE SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL INTEGRITY AND POWER INTEGRITY (EMC, SI & PI), 2018,
  • [9] A methodology for developing integrated multi-domain service management systems
    Wade, V
    Lewis, D
    INTELLIGENCE IN SERVICES AND NETWORKS: TECHNOLOGY FOR COOPERATIVE COMPETITION, 1997, 1238 : 245 - 254
  • [10] Ensuring Signal and Power Integrity for High-Speed Digital Systems An EMC Perspective
    Schuster, Christian
    2015 IEEE 5TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2015, : 205 - 207