A path-based methodology for post-silicon timing validation

被引:6
|
作者
Lee, L [1 ]
Wang, LC [1 ]
Mak, TM [1 ]
Cheng, KT [1 ]
机构
[1] Univ Calif Santa Barbara, Dept ECE, Santa Barbara, CA 93106 USA
关键词
D O I
10.1109/ICCAD.2004.1382669
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel path-based methodology for postsilicon timing validation. In timing validation, the objective is to decide if the timing behaviour observed from the silicon is consistent with that predicted by the timing model. At the core of our path-based methodology, we propose a framework to obtain the post-silicon path ranking from observing silicon timing behaviour Then, the consistency is determined by comparing the post-silicon path ranking and the pre-silicon path ranking calculated based on the timing model. Our post-silicon ranking methodology consists of two approaches: ranking optimization and path filtering. We discuss the applications of both approaches and their impacts on the path ranking results. For experiments, we utilize a statistical timing simulator that was developed in the past to derive chip samples and we demonstrate the feasibility of our methodology using benchmark circuits.
引用
收藏
页码:713 / 720
页数:8
相关论文
共 50 条
  • [21] A Holistic Methodology for System Margining and Jitter Tolerance Optimization in Post-Silicon Validation
    Rangel-Patino, Francisco E.
    Viveros-Wacher, Andres
    Rayas-Sanchez, Jose E.
    Vega-Ochoa, Edgar A.
    Duron-Rosales, Ismael
    Hakim, Nagib
    2016 IEEE MTT-S LATIN AMERICA MICROWAVE CONFERENCE (LAMC), 2016,
  • [22] A Distributed AXI-based Platform for Post-Silicon Validation
    Neishaburi, M. H.
    Zilic, Zeljko
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 8 - 13
  • [23] Trace-based post-silicon validation for vlsi circuits
    Liu, Xiao
    Xu, Qiang
    1600, Springer Verlag, Tiergartenstrasse 17, Heidelberg, D-69121, Germany (252): : 1 - 123
  • [24] Post-silicon clock-timing tuning based on statistical estimation
    Hashizume, Yuko
    Takashima, Yasuhiro
    Nakamura, Yuichi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (09) : 2322 - 2327
  • [25] Post-Silicon Tuning Based on Flexible Flip-Flop Timing
    Seo, Hyungjung
    Heo, Jeongwoo
    Kim, Taewhan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (01) : 11 - 22
  • [26] A STATISTICALLY ROBUST METHODOLOGY FOR OPTIMIZED SAMPLE SIZE DETERMINATION FOR FPGA POST-SILICON VALIDATION
    Qin, Weijun
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [27] Constrained Signal Selection for Post-Silicon Validation
    Basu, Kanad
    Mishra, Prabhat
    Patra, Priyadarsan
    2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2012, : 71 - 75
  • [28] Signal Selection Heuristics for Post-Silicon Validation
    Tummala, Suprajaa
    Liu, Xiaobang
    Vemuri, Ranga
    PROCEEDINGS OF THE TWENTYFIRST INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2020), 2020, : 401 - 407
  • [29] Efficient Hierarchical Post-Silicon Validation and Debug
    Kalimuthu, Pandy
    Basu, Kanad
    Schafer, Benjamin Carrion
    2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 258 - 263
  • [30] Synergies Between Delay Test and Post-silicon Speed Path Validation: A Tutorial Introduction
    Ray, Sandip
    Sinha, Arani
    2021 IEEE EUROPEAN TEST SYMPOSIUM (ETS 2021), 2021,