A path-based methodology for post-silicon timing validation

被引:6
|
作者
Lee, L [1 ]
Wang, LC [1 ]
Mak, TM [1 ]
Cheng, KT [1 ]
机构
[1] Univ Calif Santa Barbara, Dept ECE, Santa Barbara, CA 93106 USA
关键词
D O I
10.1109/ICCAD.2004.1382669
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel path-based methodology for postsilicon timing validation. In timing validation, the objective is to decide if the timing behaviour observed from the silicon is consistent with that predicted by the timing model. At the core of our path-based methodology, we propose a framework to obtain the post-silicon path ranking from observing silicon timing behaviour Then, the consistency is determined by comparing the post-silicon path ranking and the pre-silicon path ranking calculated based on the timing model. Our post-silicon ranking methodology consists of two approaches: ranking optimization and path filtering. We discuss the applications of both approaches and their impacts on the path ranking results. For experiments, we utilize a statistical timing simulator that was developed in the past to derive chip samples and we demonstrate the feasibility of our methodology using benchmark circuits.
引用
收藏
页码:713 / 720
页数:8
相关论文
共 50 条
  • [1] Regression simulation: Applying path-based learning in delay test and post-silicon validation
    Wang, LC
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 692 - 693
  • [2] Post-Silicon Timing Validation Method using Path Delay Measurements
    Jang, Eun Jung
    Chung, Jaeyong
    Gattiker, Anne
    Nassif, Sani
    Abraham, Jacob A.
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 232 - 237
  • [3] A Unified Methodology for Pre-Silicon Verification and Post-Silicon Validation
    Adir, Allon
    Copty, Shady
    Landa, Shimon
    Nahir, Amir
    Shurek, Gil
    Ziv, Avi
    Meissner, Charles
    Schumann, John
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1590 - 1595
  • [4] On Error Modeling of Electrical Bugs for Post-Silicon Timing Validation
    Gao, Ming
    Lisherness, Peter
    Cheng, Kwang-Ting
    Liou, Jing-Jia
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 701 - 706
  • [5] Diagnosis-based post-silicon timing validation using statistical tools and methodologies
    Krstic, A
    Wang, LC
    Cheng, KT
    Mak, TM
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 339 - 348
  • [6] Post-Silicon Validation based on synthetic test patterns for early detection of timing anomalies
    Garcia-Espinosa, Eduardo
    Longoria-Gandara, Omar
    Gonzalez-Garcia, Enrique
    Veloz-Guerrero, Arturo
    2018 IEEE 19TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2018,
  • [7] Representative Path Selection for Post-Silicon Timing Prediction Under Variability
    Xie, Lin
    Davoodi, Azadeh
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 386 - 391
  • [8] A Methodology for SAT-based Electrical Error Debugging during Post-silicon Validation
    Kumar, Binod
    Fujita, Masahiro
    Singh, Virendra
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 389 - 394
  • [9] A Randomized Methodology for Post-Silicon Validation of CAN and other Communication Modules
    Ghosh, Debabrata
    Subramanian, Ramasamy
    Murthy, Vinay
    2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 886 - 890
  • [10] Post-Silicon Validation Methodology for Resource-Constrained Neuromorphic Hardware
    Lee, Yun Kwan
    Nambiar, Vishnu P.
    Goh, Kim Seng
    Anh Tuan Do
    IECON 2020: THE 46TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2020, : 3836 - 3840