Partitioning and analysis of static digital CMOS circuits

被引:1
|
作者
Hubner, U
Vierhaus, HT
Camposano, R
机构
[1] Tech Univ Brandenburg, Cottbus, Germany
[2] Synopsys Inc, Mountain View, CA USA
关键词
D O I
10.1109/43.663819
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Performance optimization of automatic test pattern generation (ATPG) algorithms has received considerable attention. While the application of high-performance algorithms is often limited to simple gates such as AND's, OR's, and XOR, the cell libraries of silicon vendors usually contain more sophisticated structures. To deal with this problem, we present a library independent algorithm for the partitioning and analysis of static digital CMOS circuits described at the snitch level. The algorithm recognizes inverters, NAND's, and NOR's. It also checks whether a partition can set ifs output to a high impedance state, thus being capable of partitioning large bus structures with tristate gates. Our approach supports existing ATPG algorithms at the gate level, Moreover, it allows a mixed-level approach for ATPG using detailed fault models at the switch level for whatever partitions it is necessary. Our implementation processes in the alder of 2000 transistors per second. This is for circuits containing combinational and sequential logic on a state-of-the-art workstation, We processed complete chips with up to 72 000 transistors, which is clearly adequate for practical purposes.
引用
收藏
页码:1292 / 1310
页数:19
相关论文
共 50 条
  • [11] Fault diagnosis for static CMOS circuits
    Wen, XQ
    Tamamoto, H
    Saluja, KK
    Kinoshita, K
    SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 282 - 287
  • [12] An efficient partitioning algorithm of combinational CMOS circuits
    Shaer, B
    Dib, K
    ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, : 159 - 164
  • [13] Performance Analysis of Voltage-Scaled Static and Dynamic CMOS Circuits
    Chandel, Rajeevan
    Nataraj, Y.
    Khanna, Gargi
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2008, 3 (02) : 171 - 176
  • [14] SPURIOUS SIGNALS IN DIGITAL CMOS VLSI CIRCUITS - A PROPAGATION ANALYSIS
    MOLL, F
    RUBIO, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (10): : 749 - 752
  • [15] APPROACH TO THE ANALYSIS OF GATE OXIDE SHORTS IN CMOS DIGITAL CIRCUITS
    SEGURA, JA
    FIGUERAS, J
    RUBIO, A
    MICROELECTRONICS AND RELIABILITY, 1992, 32 (11): : 1509 - 1514
  • [16] FUNCTIONAL PARTITIONING AND SIMULATION OF DIGITAL CIRCUITS
    BREUER, MA
    IEEE TRANSACTIONS ON COMPUTERS, 1970, C 19 (11) : 1038 - &
  • [17] Static power model for CMOS and FPGA circuits
    Razzaq, Anas
    Ye, Andy
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2021, 15 (04): : 263 - 278
  • [18] Controllability of static CMOS circuits for timing characterization
    Datta, Ramyanshu
    Gupta, Ravi
    Sebastine, Antony
    Abraham, Jacob A.
    d'Abreu, Manuel
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (05): : 481 - 496
  • [19] Controllability of Static CMOS Circuits for Timing Characterization
    Ramyanshu Datta
    Ravi Gupta
    Antony Sebastine
    Jacob A. Abraham
    Manuel d’Abreu
    Journal of Electronic Testing, 2008, 24 : 481 - 496
  • [20] Digital neurons and arithmetic CMOS circuits
    Pedroni, VA
    IC-AI'2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE, VOLS I-III, 2001, : 1321 - 1327