Non-Binary SAR ADC with a Two-Mode Comparator

被引:0
|
作者
Jianni, Li [1 ]
Reddy, Yelaka Sunilgavaskar [1 ]
Lam, Yvonne Y. H. [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
analog-to-digital converter; successive approximation; non-binary; comparator; redundancy; low power;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, a 10b SAR ADC is designed for low power and low speed application. A two-mode comparator is applied on a generalized non-binary algorithm for better power efficiency. The comparator works in the low accuracy mode during the first few steps, and works in the high accuracy mode for the last few steps. Compared to a conventional SAR ADC, which has a high-accuracy comparator to complete all the comparison steps, worsened static performance would be resulted by such an approach. Therefore, a generalized non-binary algorithm with error correction ability is applied and the capacitance values of the DAC array were adjusted to achieve better static performance. A non-binary SAR ADC with the conventional structure is also constructed for performance comparison. Both SAR ADCs were designed and simulated using GF 40nm technology. The simulation results show that with comparable static performance, the non-binary ADC with a two-mode comparator shows better power efficiency.
引用
收藏
页数:3
相关论文
共 50 条
  • [31] An 11-bit 160-MS/s Non-binary C-based SAR ADC with a Partially Monotonic Switching Scheme
    Lee, Jae-Hyuk
    Boo, Jun -Ho
    Park, Jun -Sang
    An, Tai-Ji
    Shin, Hee-Wook
    Cho, Young -Jae
    Choi, Michael
    Burm, Jin-Wook
    Ahn, Gil -Cho
    Lee, Seung-Hoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2023, 23 (02) : 118 - 127
  • [32] A 12-bit 50MS/s SAR ADC with Non-binary Split Capacitive DAC in 40nm CMOS
    Hou, Xueshi
    Duan, Zongming
    Huang, Zhixiang
    Wu, Bowen
    Zhao, Dixian
    Feng, Jian
    Fang, Ming
    IEICE ELECTRONICS EXPRESS, 2024, 21 (16): : 1 - 6
  • [33] A Low Voltage and Low Power 10-bit Non-Binary 2b/Cycle Time and Voltage Based SAR ADC
    Luo, Jian
    Liu, Yang
    Li, Jing
    Ning, Ning
    Wu, Kejun
    Liu, Zhen
    Yu, Qi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (04) : 1136 - 1148
  • [34] Design of Low Power and Improved tlatch Comparator for SAR ADC
    Sharuddin, Iffa
    Lee, L.
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 631 - 634
  • [35] ANALYSIS OF POWER CONSUMPTION SAR-ADC DYNAMIC COMPARATOR
    Rusli, Julie R.
    Salleh, Noor Shelida
    Isa, Masnita M.
    Tan, K. Y.
    Shafie, Suhaidi
    JURNAL TEKNOLOGI, 2016, 78 (5-9): : 1 - 6
  • [36] The Effects of Comparator Dynamic Capacitor Mismatch in SAR ADC and Correction
    Luo, Jian
    Li, Jing
    Ning, Ning
    Liu, Yang
    Yu, Qi
    IEEE ACCESS, 2018, 6 : 7037 - 7043
  • [37] Two-mode entanglement via superpositions of two-mode coherent states
    Ping, Yun-Xia
    Zhang, Bo
    Cheng, Ze
    Xu, Qinfeng
    MODERN PHYSICS LETTERS B, 2007, 21 (19): : 1253 - 1259
  • [38] Non-binary language in Spanish? Comprehension of non-binary morphological forms: a psycholinguistic study
    Stetie, Noelia Ayelen
    Zunino, Gabriela Mariel
    GLOSSA-A JOURNAL OF GENERAL LINGUISTICS, 2022, 7 (01):
  • [39] A data-pattern independent clock and data recovery IC with a two-mode phase comparator
    Nosaka, H
    Ishii, K
    Enoki, T
    GAAS IC SYMPOSIUM, TECHNICAL DIGEST 2001, 2001, : 97 - 100
  • [40] The Design of A 14-bit 400kSPS Non-binary Pipeline Cyclic ADC
    Tsuchiya, Hiroyuki
    Watanabe, Yuki
    Chin, Koken
    San, Hao
    Matsuura, Tatsuji
    Hotta, Masao
    2017 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2017), 2017, : 606 - 610