Non-Binary SAR ADC with a Two-Mode Comparator

被引:0
|
作者
Jianni, Li [1 ]
Reddy, Yelaka Sunilgavaskar [1 ]
Lam, Yvonne Y. H. [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
analog-to-digital converter; successive approximation; non-binary; comparator; redundancy; low power;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, a 10b SAR ADC is designed for low power and low speed application. A two-mode comparator is applied on a generalized non-binary algorithm for better power efficiency. The comparator works in the low accuracy mode during the first few steps, and works in the high accuracy mode for the last few steps. Compared to a conventional SAR ADC, which has a high-accuracy comparator to complete all the comparison steps, worsened static performance would be resulted by such an approach. Therefore, a generalized non-binary algorithm with error correction ability is applied and the capacitance values of the DAC array were adjusted to achieve better static performance. A non-binary SAR ADC with the conventional structure is also constructed for performance comparison. Both SAR ADCs were designed and simulated using GF 40nm technology. The simulation results show that with comparable static performance, the non-binary ADC with a two-mode comparator shows better power efficiency.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] Non-binary Cyclic and Binary SAR Hybrid ADC
    Inoue, Kota
    Matsuura, Tatsuji
    Hyogo, Akira
    San, Hao
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 105 - 109
  • [2] Charge Sharing Non-binary SAR ADC
    Chen, Xiangchen
    Yuan, Chao
    Lam, Yvonne Y. H.
    PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2012, : 92 - 94
  • [3] Non-binary SAR ADC with Digital Error Correction for Low Power Applications
    Ogawa, Tomohiko
    Matsuura, Tatsuji
    Kobayashi, Haruo
    Takai, Nobukazu
    Hotta, Masao
    San, Hao
    Abe, Akira
    Yagi, Katsuyoshi
    Mori, Toshihiko
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 196 - 199
  • [4] A Rail-to-Rail Noise-Shaping Non-Binary SAR ADC
    Saisundar., S.
    Yoshio., N.
    Chang, Kah-Hyong
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [5] Non-binary digital calibration for split-capacitor DAC in SAR ADC
    Guo, Yawei
    Wu, Yue
    Guo, Dongdong
    Cheng, Xu
    Yu, Zhiyi
    Zeng, Xiaoyang
    IEICE ELECTRONICS EXPRESS, 2015, 12 (04):
  • [6] A 40-kS/s 16-bit Non-Binary SAR ADC in 0.18 μm CMOS with Noise-Tunable Comparator
    Ito, Takaaki
    Iizuka, Tetsuya
    Nakura, Toru
    Asada, Kunihiro
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 1 - 4
  • [7] A 14-bit 5 MS/s Split Non-binary SAR ADC
    Yang, Shu
    Liu, Minghang
    Mu, Yusong
    Chang, Yuchun
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 765 - 768
  • [8] Research on a high-precision SAR ADC based on non-binary redundancy structure
    Tao Wengang
    Jing Song
    Wang Hongyi
    Lu Yifan
    Huang Songlei
    Fang Jiaxiong
    EARTH AND SPACE: FROM INFRARED TO TERAHERTZ, ESIT 2022, 2023, 12505
  • [9] Experimental Results of Reconfigurable Non-binary Cyclic ADC
    Watanabe, Yuki
    Chin, Koken
    Tsuchiya, Hiroyuki
    San, Hao
    Matsuura, Tatsuji
    Hotta, Masao
    2017 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2017), 2017, : 611 - 615
  • [10] A lateral field non-binary split weighted capacitor array based on fractal curve for SAR ADC
    Zhao Lei
    Zhang Xiaolin
    Ji Wenxin
    IEICE ELECTRONICS EXPRESS, 2020, 17 (05)