Approximate Radix-4 Booth Multiplication Circuit

被引:1
|
作者
Kim, Kibeom [1 ]
Hwang, Seokha [2 ]
Lee, Youngjoo [1 ]
Lee, Sunggu [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, Pohang 37673, South Korea
[2] Samsung Elect, Memory Business, Hwasung 18448, South Korea
关键词
Approximate computing; digital circuit; multiplier; Booth encoding; power/accuracy tradeoff; LOW-POWER; MULTIPLIERS;
D O I
10.5573/JSTS.2019.19.5.435
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many modern applications, such as object recognition using deep neural networks, require extremely large numbers of multiplications, but can sacrifice accuracy in order to achieve lower power usage and faster operation. This paper proposes a new approximate multiplier design based on radix-4 Booth encoding. The key novel aspect of the proposed design is that approximate circuits are designed to create intermediate terms, which are then used as the common inputs to almost all of the logic within one entire row of a partial product array, resulting in a multi-level logic circuit implementation with extremely low delay and power usage characteristics. The proposed 8-bit (16-bit) design improves the power delay product by 17.1% to 30.3% (88.9% to 96.4%) over the previous best designs. By using accurate, approximated, and truncated regions, a wide range of approximate multiplier designs with different error characteristics are possible. Using normalized mean error distance and relative error distance metrics, simulations using synthesized circuits are used to show that the proposed designs have significantly improved power/accuracy tradeoffs over the previous best designs.
引用
收藏
页码:435 / 445
页数:11
相关论文
共 50 条
  • [21] A RADIX-4 MODULAR MULTIPLICATION HARDWARE ALGORITHM FOR MODULAR EXPONENTIATION
    TAKAGI, N
    IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (08) : 949 - 956
  • [22] An Efficient Radix-4 Scalable Architecture for Montgomery Modular Multiplication
    Kuang, Shiann-Rong
    Liang, Chih-Yuan
    Chen, Chun-Chi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (06) : 568 - 572
  • [23] High Speed Full Custom Parallel Multiplier Based on Radix-4 Booth
    Arthanto, Yashael F.
    Ibad, Sayyid I.
    Adiono, Trio
    2019 INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND SMART DEVICES (ISESD 2019): FUTURE SMART DEVICES AND NANOTECHNOLOGY FOR MICROELECTRONICS, 2019,
  • [24] Efficient modular hybrid adders and Radix-4 booth multipliers for DSP applications
    Patali, Pramod
    Kassim, Shahana Thottathikkulam
    MICROELECTRONICS JOURNAL, 2020, 96
  • [25] A Low Power Radix-4 Booth Multiplier With Pre-Encoded Mechanism
    Chang, Yen-Jen
    Cheng, Yu-Cheng
    Liao, Shao-Chi
    Hsiao, Chun-Huo
    IEEE ACCESS, 2020, 8 : 114842 - 114853
  • [26] A Hybrid 4-bit Radix-4 Low Power Booth Multiplier With High Performance
    Katariya, Saurabh
    Singhal, Manish
    2016 INTERNATIONAL CONFERENCE ON RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (ICRAIE), 2016,
  • [27] A new high speed and low power decoder/encoder for Radix-4 Booth multiplier
    Ghasemi, Mir Majid
    Fathi, Amir
    Mousazadeh, Morteza
    Khoei, Abdollah
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (07) : 2199 - 2213
  • [28] High Energy Efficiency Radix-4 Booth Multiplier with Zero Encoding Skipping Mechanism
    Zhu, Xinyu
    Li, Hongge
    Song, Yinjie
    Chen, Yuhao
    Guo, Xiaoyu
    2024 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, ISVLSI, 2024, : 228 - 233
  • [29] A Simple Radix-4 Booth Encoded Modulo 2n+1 Multiplier
    Muralidharan, Ramya
    Chang, Chip-Hong
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1163 - 1166
  • [30] 基于Radix-4 Booth编码的并行乘法器设计
    范文兵
    周健章
    郑州大学学报(工学版), 2025, 46 (01) : 26 - 33