Parametrizable Fixed-Point Arithmetic for HIL With Small Simulation Steps

被引:15
|
作者
Sanchez, Alberto [1 ]
de Castro, Angel [1 ]
Garrido, Javier [1 ]
机构
[1] Univ Autonoma Madrid, Elect & Commun Technol Dept, E-28049 Madrid, Spain
关键词
Mathematical model; Numerical models; Field programmable gate arrays; Tools; Pulse width modulation; Inductors; Power electronics; Emulation; field-programmable gate array (FPGA); fixed-point arithmetic; floating-point arithmetic; POWER ELECTRONICS; ARCHITECTURE; EMULATION; FPGA;
D O I
10.1109/JESTPE.2018.2886908
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hardware-in-the-loop (HIL) techniques are increasingly used for test purposes because of their advantages over classical simulations. Field-programmable gate arrays (FPGAs) are becoming popular in HIL systems because of their parallel computing capabilities. In most cases, FPGAs are mainly used for signal processing, such as input pulsewidth modulation sampling and conditioning, while there are also processors to model the system. However, there are other HIL systems that implement the model in the FPGA. For FPGA implementation and regarding the arithmetics, there are two main possibilities: fixed-point and floating-point. Fixed-point is the best choice only when real-time simulations with small simulation steps are needed, while floating-point is the common choice because of its flexibility and ease of use. This paper presents a novel hybrid arithmetic for FPGAs called parametrizable fixed-point which takes advantage of both arithmetics as the internal operations are accomplished using simple signed integers, while the point location of the variables can be adjusted as necessary without redesigning the model of the plant. The experimental results show that a buck converter can be modeled using this novel arithmetic with a simulation step below 20 ns. Besides, the experiments prove that the proposed model can be adjusted to any set of values (voltages, currents, capacitances, and so on.) keeping its accuracy without resynthesizing, showing the big advantage over the fixed-point arithmetic.
引用
收藏
页码:2467 / 2475
页数:9
相关论文
共 50 条
  • [31] Fixed-Point Arithmetic for Implementing Massive MIMO Systems
    Tian, Mi
    Sima, Mihai
    McGuire, Michael
    2022 24TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY (ICACT): ARITIFLCIAL INTELLIGENCE TECHNOLOGIES TOWARD CYBERSECURITY, 2022, : 1345 - 1355
  • [32] Feedback decoding of fixed-point arithmetic convolutional codes
    Redinbo, GR
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2004, 52 (06) : 857 - 860
  • [33] THE FIXED-POINT PROPERTY FOR SMALL SETS
    RUTKOWSKI, A
    ORDER-A JOURNAL ON THE THEORY OF ORDERED SETS AND ITS APPLICATIONS, 1989, 6 (01): : 1 - 14
  • [34] Accuracy-aware processor customisation for fixed-point arithmetic
    Vakili, Shervin
    Langlois, J. M. Pierre
    Bois, Guy
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2016, 10 (01): : 1 - 11
  • [35] Optimizing math-intensive applications with fixed-point arithmetic
    Williams, Anthony
    DR DOBBS JOURNAL, 2008, 33 (04): : 38 - +
  • [36] Accuracy evaluation of deep belief networks with fixed-point arithmetic
    Jiang, Jingfei, 1600, Transport and Telecommunication Institute, Lomonosova street 1, Riga, LV-1019, Latvia (18):
  • [37] Provably Correct Posit Arithmetic with Fixed-Point Big Integer
    Chung, Shin Yee
    PROCEEDINGS OF THE CONFERENCE FOR NEXT GENERATION ARITHMETIC (CONGA'18), 2018,
  • [38] Fixed-Point Arithmetic Modeled in B Software Using Reals
    Guery, Jerome
    Rolland, Olivier
    Rehm, Joris
    ABSTRACT STATE MACHINES, ALLOY, B, TLA, VDM, AND Z, ABZ 2014, 2014, 8477 : 298 - 302
  • [39] Synthesizing Optimal Fixed-Point Arithmetic for Embedded Signal Processing
    Hass, K. Joseph
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 61 - 64
  • [40] Empirical Evaluation of Fixed-Point Arithmetic for Deep Belief Networks
    Jiang, Jingfei
    Hu, Rongdong
    Lujan, Mikel
    Dou, Yong
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2013, 7806 : 225 - 225