Parametrizable Fixed-Point Arithmetic for HIL With Small Simulation Steps

被引:15
|
作者
Sanchez, Alberto [1 ]
de Castro, Angel [1 ]
Garrido, Javier [1 ]
机构
[1] Univ Autonoma Madrid, Elect & Commun Technol Dept, E-28049 Madrid, Spain
关键词
Mathematical model; Numerical models; Field programmable gate arrays; Tools; Pulse width modulation; Inductors; Power electronics; Emulation; field-programmable gate array (FPGA); fixed-point arithmetic; floating-point arithmetic; POWER ELECTRONICS; ARCHITECTURE; EMULATION; FPGA;
D O I
10.1109/JESTPE.2018.2886908
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hardware-in-the-loop (HIL) techniques are increasingly used for test purposes because of their advantages over classical simulations. Field-programmable gate arrays (FPGAs) are becoming popular in HIL systems because of their parallel computing capabilities. In most cases, FPGAs are mainly used for signal processing, such as input pulsewidth modulation sampling and conditioning, while there are also processors to model the system. However, there are other HIL systems that implement the model in the FPGA. For FPGA implementation and regarding the arithmetics, there are two main possibilities: fixed-point and floating-point. Fixed-point is the best choice only when real-time simulations with small simulation steps are needed, while floating-point is the common choice because of its flexibility and ease of use. This paper presents a novel hybrid arithmetic for FPGAs called parametrizable fixed-point which takes advantage of both arithmetics as the internal operations are accomplished using simple signed integers, while the point location of the variables can be adjusted as necessary without redesigning the model of the plant. The experimental results show that a buck converter can be modeled using this novel arithmetic with a simulation step below 20 ns. Besides, the experiments prove that the proposed model can be adjusted to any set of values (voltages, currents, capacitances, and so on.) keeping its accuracy without resynthesizing, showing the big advantage over the fixed-point arithmetic.
引用
收藏
页码:2467 / 2475
页数:9
相关论文
共 50 条
  • [1] Simulation of the fixed-point number arithmetic
    Wang, Feng
    Zheng, Xiaoli
    MATERIALS, MECHATRONICS AND AUTOMATION, PTS 1-3, 2011, 467-469 : 2097 - +
  • [2] Fixed-Point Arithmetic in FPGA
    Becvar, M.
    Stukjunger, P.
    ACTA POLYTECHNICA, 2005, 45 (02) : 67 - 72
  • [3] Massive MIMO in Fixed-Point Arithmetic
    Tian, Mi
    Sima, Mihai
    McGuire, Michael
    2021 23RD INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY (ICACT 2021): ON-LINE SECURITY IN PANDEMIC ERA, 2021, : 91 - 95
  • [4] Formalization of fixed-point arithmetic in HOL
    Akbarpour, B
    Tahar, S
    Dekdouk, A
    FORMAL METHODS IN SYSTEM DESIGN, 2005, 27 (1-2) : 173 - 200
  • [5] Massive MIMO in Fixed-Point Arithmetic
    Tian, Mi
    Sima, Mihai
    McGuire, Michael
    2022 24TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY (ICACT): ARITIFLCIAL INTELLIGENCE TECHNOLOGIES TOWARD CYBERSECURITY, 2022, : 91 - 95
  • [6] An SMT Theory of Fixed-Point Arithmetic
    Baranowski, Marek
    He, Shaobo
    Lechner, Mathias
    Nguyen, Thanh Son
    Rakamaric, Zvonimir
    AUTOMATED REASONING, PT I, 2020, 12166 : 13 - 31
  • [7] Formalization of Fixed-Point Arithmetic in HOL
    Behzad Akbarpour
    Sofiène Tahar
    Abdelkader Dekdouk
    Formal Methods in System Design, 2005, 27 : 173 - 200
  • [8] Fixed-point arithmetic line clipping
    Mollá, R
    Jorquera, P
    Vivó, R
    WSCG'2003 POSTER PROCEEDINGS, 2003, : 93 - 96
  • [9] Fixed-point arithmetic for embedded systems
    C/C++ Users J, 2 (21):
  • [10] Tight Error Analysis in Fixed-Point Arithmetic
    Simic, Stella
    Bemporad, Alberto
    Inverso, Omar
    Tribastone, Mirco
    INTEGRATED FORMAL METHODS, IFM 2020, 2020, 12546 : 318 - 336