A low-power precomputation-based fully parallel content-addressable memory

被引:82
|
作者
Lin, CS [1 ]
Chang, JC [1 ]
Liu, BD [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
CAM; low power; low voltage; precomputation based; pseudo-nMOS;
D O I
10.1109/JSSC.2003.809515
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel VLSI architecture for a fully parallel precomputation-based content-addressable memory (PB-CAM) with low-power, low-cost, and low-voltage features. This design is based on a precomputation approach that saves not only power consumption of the CAM system, but also reduces transistor count and operating voltage of the CAM cell. In addition, the proposed PB-CAM word structure adopts the static pseudo-nMOS circuit design to improve system performance. The whole design was fabricated with the TSMC 0.35-mum single-poly quadruple-metal CMOS process. With a 128 words by 30 bits CAM size, the measurement results indicate that the proposed circuit works up to 100 MHz with power consumption of 33 mW At 3.3-V supply voltage and works. up to 30 MHz under 1.5-V supply voltage.
引用
收藏
页码:654 / 662
页数:9
相关论文
共 50 条
  • [21] Use of selective precharge for low-power content-addressable memories
    Zukowski, CA
    Wang, SY
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1788 - 1791
  • [22] Decreasing the Power Consumption of Content-Addressable Memory in the Dataflow Parallel Computing System
    Levchenko, N. N.
    Okunev, A. S.
    Yakhontov, D. E.
    Zmejev, D. N.
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [23] Low-Power Content-Addressable Memory Design Using a Double Match-Line (DML) Architecture
    Lin, Ya-Chun
    Chang, Yen-Jen
    Wu, Tung-Chi
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 425 - 428
  • [24] A banked precomputation-based CAM architecture for low-power storage-demanding applications
    Echeverria, Pedro
    Ayala, Jose L.
    Lopez-Vallejo, Marisa
    CIRCUITS AND SYSTEMS FOR SIGNAL PROCESSING , INFORMATION AND COMMUNICATION TECHNOLOGIES, AND POWER SOURCES AND SYSTEMS, VOL 1 AND 2, PROCEEDINGS, 2006, : 57 - 60
  • [25] A Low-Power Ternary Content-Addressable Memory Using Pulse Current Based Match-Line Sense Amplifiers
    Chang, Meng-Chou
    Tsai, Shih-Ju
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [26] Precomputation-based sequential logic optimization for low power
    Alidina, Mazhar
    Monteiro, Jose
    Devadas, Srinivas
    Ghosh, Abhijit
    Papaefthymiou, Marios
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1994, 2 (04) : 426 - 436
  • [27] Use of selective precharge for low-power on the match lines of content-addressable memories
    Zukowski, CA
    Wang, SY
    INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, PROCEEDINGS, 1997, : 64 - 68
  • [28] A Non-Volatile Ternary Content-Addressable Memory Cell for Low-Power and Variation-Toleration Operation
    Cho, Dooho
    Kim, Kyungmin
    Yoo, Changsik
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (02)
  • [29] Nanoelectronic content-addressable memory
    Matos de Alencar Braga, Bianca Maria
    Guimaraes, Janaina Goncalves
    MICROELECTRONICS JOURNAL, 2014, 45 (08) : 1118 - 1124
  • [30] Nanoelectromechanical Memory Switch based Ternary Content-Addressable Memory
    Cho, Mannhee
    Kim, Youngmin
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 274 - 275