Subthreshold Leakage Reduction: A Comparative Study of SCL and CMOS Design

被引:1
|
作者
Tajalli, Armin [1 ]
Leblebici, Yusuf [1 ]
机构
[1] Ecole Polytech Fed Lausanne, LSM, CH-1015 Lausanne, Switzerland
关键词
CIRCUITS;
D O I
10.1109/ISCAS.2009.5118322
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The large subthreshold leakage current of static CMOS logic circuits designed in modern nanometer-scale technologies is one of the main barriers for implementing ultra-low power digital systems. Subthreshold source-coupled logic (STSCL) circuits are based on an NMOS differential pair that is switching a constant tail bias current between the two output branches while biased at very low current levels. The power consumption of each STSCL gate depends on the tail bias current that can be controlled very well even for current levels in the range of few tens of pico-Amperes. The precise control on the power consumption of each gate, makes this topology very attractive for ultra-low power applications, where the power consumption of conventional static CMOS system is practically limited by the subthreshold leakage current. In this work, an analytical approach supported by simulation and measurement results will be presented to study the main issues in design of ultra-low power static CMOS and STSCL systems.
引用
收藏
页码:2553 / 2556
页数:4
相关论文
共 50 条
  • [41] Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits
    Roy, K
    Mukhopadhyay, S
    Mahmoodi-Meimand, H
    PROCEEDINGS OF THE IEEE, 2003, 91 (02) : 305 - 327
  • [42] Computing with subthreshold leakage: Device/circuit/architecture co-design for ultralow-power subthreshold operation
    Raychowdhury, A
    Paul, BC
    Bhunia, S
    Roy, K
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (11) : 1213 - 1224
  • [43] A design of high PSRR CMOS voltage reference based on subthreshold MOSFETs
    Huang Shizhen
    Lin Wei
    Chen Wangsheng
    Lin Weiming
    Lu Peimin
    ICIEA 2008: 3RD IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, PROCEEDINGS, VOLS 1-3, 2008, : 2495 - 2498
  • [44] Runtime mechanisms for leakage current reduction in CMOS VLSI circuits
    Abdollahi, A
    Fallah, F
    Pedram, M
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 213 - 218
  • [45] A Circuit Technique for Leakage Power reduction in CMOS VLSI Circuits
    Nandyala, Venkata Ramakrishna
    Mahapatra, Kamala Kanta
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [46] Analysis and Comparison of Leakage Power Reduction Techniques in CMOS circuits
    Singhal, Smita
    Gaur, Nidhi
    Mehra, Anu
    Kumar, Pradeep
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 936 - 944
  • [47] Leakage power reduction in low-voltage CMOS designs
    Purdue Univ, West Lafayette, United States
    Proc IEEE Int Conf Electron Circuits Syst, (167-173):
  • [48] Design of Mixed Gates for Leakage Reduction
    Sill, Frank
    You, Jiaxi
    Timmermann, Dirk
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 263 - 268
  • [49] Comparative Study of CMOS- and FinFET-based 10T SRAM Cell in Subthreshold regime
    Pal, Soumitra
    Bhattacharya, Arundhati
    Islam, Aminul
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 507 - 511
  • [50] A comparative study on gate leakage and performance of high-κ nano-CMOS logic gates
    Kougianos, Elias
    Mohanty, Saraju P.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2010, 97 (09) : 985 - 1005