Design of Clock Generation Circuitry for High-Speed Subranging Time-Interleaved ADCs

被引:0
|
作者
Zahrai, Seyed Alireza [1 ]
Le Dortz, Nicolas [2 ]
Onabajo, Marvin [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
[2] Analog Devices Inc, Cambridge, MA USA
关键词
Clock signal generation; analog-to-digital converter (ADC); time-interleaving; non-overlapping clocks; timing skew; jitter; sample-and-hold; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A clock generation system for a 1GS/s 8-bit subranging time-interleaved analog-to-digital converter (ADC) is introduced. General timing considerations for time-interleaved ADCs are reviewed prior to describing the design methodology for a prototype ADC. This hybrid ADC architecture contains four time-interleaved combined sample-and-hold and capacitive digital-toanalog converter (SHDAC) circuits as front-end sample-and-hold for a flash stage and for a time-interleaved successive approximation stage, which minimizes the errors due to sampling time mismatches between the two stages. The associated clock signal generation techniques that enable this hybrid ADC design approach are presented in this paper, which range from particular nonoverlapping clocks and extensive buffering to synchronous resetting for adjusting the order of the clock signals in each time-interleaved channel. The transistor-level and layout-level clock generation circuits were designed and simulated in 130nm CMOS technology, and consume 3.88mW from a 1.2V supply. The standard deviation of the timing skews between time-interleaved channels is less than 1ps based on Monte Carlo simulations. To evaluate the feasibility of the clock generation approach, post-layout simulations were conducted with the interconnected ADC core layout and routed clock generation circuits. The hybrid ADC achieved an effective number of bits (ENOB) of 7.39 with a sampling frequency of 1GHz and an input frequency close to the Nyquist rate.
引用
收藏
页码:2408 / 2411
页数:4
相关论文
共 50 条
  • [41] A High-Precision Time Skew Estimation and Correction Technique for Time-Interleaved ADCs
    Salib, Armia
    Flanagan, Mark E.
    Cardiff, Barry
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (10) : 3747 - 3760
  • [42] A time-interleaved pipelined ADC with ultra high speed sampling
    Zhang, Hao
    Xu, Honglin
    Fan, Yichen
    Xing, Xiaoming
    Liu, Haitao
    Wu, Junjie
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2020, 45 (01):
  • [43] A PIPELINED SUBRANGING ANALOG-TO-DIGITAL VIDEO CONVERTER WITH TIME-INTERLEAVED SAMPLING
    PRATAS, J
    VITAL, JC
    FRANCA, JE
    MICROELECTRONICS JOURNAL, 1994, 25 (03) : 183 - 198
  • [44] A multi-phase clock design for super high-speed time interleaved analog-to-digital converter
    Gao, Yu-Han
    Wang, Yong-Lu
    Zhang, Zheng-Ping
    2012 INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2012,
  • [45] A Statistic Based Time Skew Calibration Method for Time-Interleaved ADCs
    Lei, Qiu
    Zheng, Yuanjin
    Zhu, Di
    Siek, Liter
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2373 - 2376
  • [46] A 10-GS/s Sample and Hold System for High-Speed Time-interleaved ADC
    Zhang, Liang
    Kuang, Qianwei
    Chang, Mingchao
    Zhang, Dayu
    2018 EIGHTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC 2018), 2018, : 705 - 708
  • [47] Interchannel Mismatch Calibration Techniques for Time-Interleaved SAR ADCs
    Bagheri, Mojtaba
    Schembari, Filippo
    Zare-Hoseini, Hashem
    Staszewski, Robert Bogdan
    Nathan, Arokia
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2021, 2 : 420 - 433
  • [48] A Novel Calibration Algorithm for Timing Mismatch in Time-Interleaved ADCs
    Cao, Yu
    Miao, Peng
    Li, Fei
    2019 5TH INTERNATIONAL CONFERENCE ON FRONTIERS OF SIGNAL PROCESSING (ICFSP 2019), 2019, : 126 - 130
  • [49] A time-interleaved pipelined ADC with ultra high speed sampling
    Hao Zhang
    Honglin Xu
    Yichen Fan
    Xiaoming Xing
    Haitao Liu
    Junjie Wu
    Sādhanā, 2020, 45
  • [50] Analog Assisted Multichannel Digital Postcorrection for Time-Interleaved ADCs
    Huang, Guanzhong
    Yu, Chao
    Zhu, Anding
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (08) : 773 - 777