A frequency multiplier circuit based on a well-known pulse-width control loop is presented. The proposed circuit can be used to enhance the output frequency range of a phase-locked loop (PLL) by using multiple phases of the voltage-controlled oscillator. It can be used for enhancing the output frequency range of new as well as existing PLL designs with minimum impact on PLL loop dynamics. The circuit is generic in nature and can be used with any multi-phase oscillator type. The circuit is designed in 65 nm complimentary metal oxide semiconductor (CMOS) technology and has been simulated across process, voltage and temperature (PVT) corners with temperature variation from -40 degrees C to 125 degrees C, analogue supply voltage variation from 1.62 V to 1.98 V, and digital supply voltage variation from 1.1 V to 1.3 V.
机构:
York Univ, Dept Earth & Space Sci & Engn, 4700 Keele St, Toronto, ON M3J 1P3, CanadaYork Univ, Dept Earth & Space Sci & Engn, 4700 Keele St, Toronto, ON M3J 1P3, Canada
Li, Peng
Zhu, Zheng H.
论文数: 0引用数: 0
h-index: 0
机构:
York Univ, Dept Earth & Space Sci & Engn, 4700 Keele St, Toronto, ON M3J 1P3, CanadaYork Univ, Dept Earth & Space Sci & Engn, 4700 Keele St, Toronto, ON M3J 1P3, Canada
Zhu, Zheng H.
Meguid, S. A.
论文数: 0引用数: 0
h-index: 0
机构:
Univ Toronto, Dept Mech & Ind Engn, 5 Kings Coll St, Toronto, ON M5S 3G8, CanadaYork Univ, Dept Earth & Space Sci & Engn, 4700 Keele St, Toronto, ON M3J 1P3, Canada