Frequency multiplier using pulse-width control loop

被引:2
|
作者
Wadhwa, Sanjay Kumar [1 ]
机构
[1] Freescale Semicond India Pvt Ltd, Noida, Uttar Pradesh, India
关键词
frequency multiplier; phase-locked loop; VCO; analogue integrated circuits; CMOS integrated circuits; OSCILLATOR;
D O I
10.1080/00207210903433486
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A frequency multiplier circuit based on a well-known pulse-width control loop is presented. The proposed circuit can be used to enhance the output frequency range of a phase-locked loop (PLL) by using multiple phases of the voltage-controlled oscillator. It can be used for enhancing the output frequency range of new as well as existing PLL designs with minimum impact on PLL loop dynamics. The circuit is generic in nature and can be used with any multi-phase oscillator type. The circuit is designed in 65 nm complimentary metal oxide semiconductor (CMOS) technology and has been simulated across process, voltage and temperature (PVT) corners with temperature variation from -40 degrees C to 125 degrees C, analogue supply voltage variation from 1.62 V to 1.98 V, and digital supply voltage variation from 1.1 V to 1.3 V.
引用
收藏
页码:415 / 420
页数:6
相关论文
共 50 条