Configuration Memory Scrubbing of SRAM-Based FPGAs Using a Mixed 2-D Coding Technique

被引:7
|
作者
Vlagkoulis, Vasileios [1 ]
Sari, Aitzan [1 ]
Antonopoulos, Georgios [1 ]
Psarakis, Mihalis [1 ]
Tavoularis, Antonios [2 ]
Furano, Gianluca [2 ]
Boatella-Polo, Cesar [2 ]
Poivey, Christian [2 ]
Ferlet-Cavrois, Veronique [2 ]
Kastriotou, Maria [3 ,4 ]
Fernandez Martinez, Pablo [3 ,5 ]
Alia, Ruben Garcia [3 ]
机构
[1] Univ Piraeus, Dept Informat, Piraeus 18534, Greece
[2] Estec, European Space Agcy, NL-2201 Noordwijk, Netherlands
[3] CERN, CH-1211 Meyrin, Switzerland
[4] Rutherford Appleton Lab, UKRI STFC, ISIS Facil, Didcot OX11 0QX, Oxon, England
[5] Inst Fis Altes Energies TFAE, Edificio CM7,Campus UAB, Barcelona 08193, Spain
关键词
Error correction codes; Field programmable gate arrays; Codes; Encoding; Materials handling; System-on-chip; Memory management; Error correction codes (ECCs); field-programmable gate arrays (FPGAs); heavy-ion irradiation; memory scrubbing; single-event upsets (SEUs);
D O I
10.1109/TNS.2022.3151977
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
SRAM-based field-programmable gate array (FPGA) vendors typically integrate error correction codes (ECCs) into the configuration memory to assist designers in implementing scrubbing mechanisms. In most cases, these ECC schemes guarantee the correction of single- and double-bit errors per configuration frame but fail to correct upsets with higher multiplicity in a single frame caused by a single event. This phenomenon has been observed in modern commercial-off-the-shelf FPGAs. Bit interleaving schemes are used in some FPGA families to scatter the multiple upsets into more than one frame, but this does not fully resolve the problem of uncorrectable errors. In this article, we propose a configuration memory scrubbing approach for SRAM-based FPGA devices, which combines the embedded ECC logic with an interframe, interleaved parity code to build a mixed 2-D coding technique. The proposed technique improves the multiple-bit error correction capabilities of the on-chip ECC scheme while keeping the error correction latency and hardware cost low. The scrubbing concept has been validated under heavy-ion irradiation, where it succeeded in correcting all the single and multiple upsets observed during the radiation experiment.
引用
收藏
页码:871 / 882
页数:12
相关论文
共 50 条
  • [31] A New Fault Injection Approach to Study the Impact of Bitflips in the Configuration of SRAM-Based FPGAs
    Ziade, Haissam
    Ayoubi, Rafic
    Velazco, Raoul
    Idriss, Tarek
    INTERNATIONAL ARAB JOURNAL OF INFORMATION TECHNOLOGY, 2011, 8 (02) : 155 - 162
  • [32] Mitigation of soft errors in SRAM-based FPGAs using CAD tools
    Bahramnejad, Somayeh
    Zarandi, Hamid R.
    COMPUTERS & ELECTRICAL ENGINEERING, 2011, 37 (06) : 1019 - 1031
  • [33] Evaluating the effects of SEUs affecting the configuration memory of an SRAM-based FPGA
    Bellato, M
    Bernardi, P
    Bortolato, D
    Candelori, A
    Ceschia, M
    Paccagnella, A
    Rebaudengo, M
    Reorda, MS
    Violante, M
    Zambolin, P
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 584 - 589
  • [34] A Methodology and Tool for Predictive Analysis of Configuration Bit Criticality in SRAM-based FPGAs: Experimental Results
    Ferron, J. B.
    Anghel, L.
    Leveugle, R.
    Bocquillon, A.
    Miller, F.
    Mantelet, G.
    2009 3RD INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS (SCS 2009), 2009, : 658 - +
  • [35] A New Reconfigurable Clock-Gating Technique for Low Power SRAM-based FPGAs
    Sterpone, L.
    Carro, L.
    Matos, D.
    Wong, S.
    Fakhar, F.
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 752 - 757
  • [36] Identification and classification of single-event upsets in the configuration memory of SRAM-Based FPGAs (vol 50, pg 2088, 2003)
    Ceschia, A
    Violante, A
    Reorda, MS
    Paccagnella, A
    Bernardi, P
    Rebaudengo, M
    Bortolato, D
    Bellato, M
    Zambolin, P
    Candelori, A
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (02) : 328 - 328
  • [37] High Efficient and Non-Interruption SEU Detecting and Scrubbing Technique for SRAM-based FPGA
    Xing, Kefei
    He, Wei
    Zhou, Yongbin
    Yang, Jun
    CSNC 2011: 2ND CHINA SATELLITE NAVIGATION CONFERENCE, VOLS 1-3, 2011, : 25 - 30
  • [38] A Novel Concurrent Error Detection Technique for the Fast Fourier Transform Implemented in SRAM-based FPGAs
    Gonzalez-Toral, Ricardo
    Reviriego, Pedro
    Antonio Maestro, Juan
    Gao, Zhen
    2016 16TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2016,
  • [39] Neutron Cross-Section of N-Modular Redundancy Technique in SRAM-Based FPGAs
    Tarrillo, Jimmy
    Kastensmidt, Fernanda Lima
    Rech, Paolo
    Frost, Christopher
    Valderrama, Carlos
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (04) : 1558 - 1566
  • [40] Neutron Cross-section of N-Modular Redundancy Technique in SRAM-based FPGAs
    Tarrillo, Jimmy
    Kastensmidt, Fernanda Lima
    Rech, Paolo
    Frost, Christopher
    Valderrama, Carlos
    2013 14TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2013,