Hardware Efficient Convolution Processing Unit for Deep Neural Networks

被引:2
|
作者
Hazarika, Anakhi [1 ]
Poddar, Soumyajit [1 ]
Rahaman, Hafizur [2 ]
机构
[1] Indian Inst Informat Technol Guwahati, Gauhati 781015, India
[2] Indian Inst Engn Sci & Technol, Sibpur 711103, Howrah, India
关键词
Deep Neural Network; CNN Hardware Accelerator; Field Programmable Gate Array (FPGA);
D O I
10.1109/isdcs.2019.8719278
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Convolutional Neural Network (CNN) is a type of deep neural networks that are commonly used for object detection and classification. State-of-the-art hardware for training and inference of CNN architectures require a considerable amount of computation and memory intensive resources. CNN achieves greater accuracy at the cost of high computational complexity and large power consumption. To optimize the memory requirement, processing speed and power, it is crucial to design more efficient accelerator architecture for CNN computation. In this work, an overlap of spatially adjacent data is exploited in order to parallelize the movement of data. A fast, re-configurable hardware accelerator architecture along with optimized kernel design suitable for a variety of CNN models is proposed. Our design achieves 2.1x computational benefits over state-of-the-art accelerator architectures.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Automated design of error-resilient and hardware-efficient deep neural networks
    Christoph Schorn
    Thomas Elsken
    Sebastian Vogel
    Armin Runge
    Andre Guntoro
    Gerd Ascheid
    Neural Computing and Applications, 2020, 32 : 18327 - 18345
  • [42] Efficient Hardware Implementation of Threshold Neural Networks
    Zamanlooy, Babak
    Mirhassani, Mitra
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 1 - 4
  • [43] Efficient Hardware Acceleration of Convolutional Neural Networks
    Kala, S.
    Jose, Babita R.
    Mathew, Jimson
    Nalesh, S.
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 191 - 192
  • [44] Finger Type Classification with Deep Convolution Neural Networks
    Al-Wajih, Yousif Ahmed
    Hamanah, Waleed M.
    Abido, Mohammad A.
    Al-Sunni, Fouad
    Alwajih, Fakhraddin
    PROCEEDINGS OF THE 19TH INTERNATIONAL CONFERENCE ON INFORMATICS IN CONTROL, AUTOMATION AND ROBOTICS (ICINCO), 2022, : 247 - 254
  • [45] Deep Convolution Neural Networks for Twitter Sentiment Analysis
    Zhao Jianqiang
    Gui Xiaolin
    Zhang Xuejun
    IEEE ACCESS, 2018, 6 : 23253 - 23260
  • [46] Nom document digitalization by deep convolution neural networks
    Kha Cong Nguyen
    Cuong Tuan Nguyen
    Nakagawa, Masaki
    PATTERN RECOGNITION LETTERS, 2020, 133 : 8 - 16
  • [47] E2GC: Energy-efficient Group Convolution in Deep Neural Networks
    Jha, Nandan Kumar
    Saini, Rajat
    Nag, Subhrajit
    Mittal, Sparsh
    2020 33RD INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2020 19TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2020, : 155 - 160
  • [48] Hardware Flexible Systolic Architecture for Convolution Accelerator in Convolutional Neural Networks
    Aguirre-Alvarez, Paulo Aaron
    Diaz-Carmona, Javier
    Arredondo-Velazquez, Moises
    2022 45TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING, TSP, 2022, : 305 - 309
  • [49] Hierarchical deep convolution neural networks based on transfer learning for transformer rectifier unit fault diagnosis
    Chen, Shuwen
    Ge, Hongjuan
    Li, Huang
    Sun, Youchao
    Qian, Xiaoyan
    MEASUREMENT, 2021, 167
  • [50] Parametric rectified nonlinear unit (PRenu) for convolution neural networks
    El Jaafari, Ilyas
    Ellahyani, Ayoub
    Charfi, Said
    SIGNAL IMAGE AND VIDEO PROCESSING, 2021, 15 (02) : 241 - 246