A 5-GHz Class-F3F2 Power Amplifier with 51% PAE and 21-dBm Output Power on 65nm CMOS

被引:0
|
作者
Love, Matthew [1 ]
Thian, Mury [1 ]
Grebennikov, Andrei [2 ]
机构
[1] Queens Univ Belfast, Belfast, Antrim, North Ireland
[2] Sumitomo Elect Europe Ltd, Elstree, England
基金
英国工程与自然科学研究理事会;
关键词
Cascode; Class-E3F2; CMOS; driver; finite choke; high efficiency; integrated circuits; Inverse Class-B; planar inductors; power amplifier; switched-mode; MAXIMUM OPERATING FREQUENCY;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The design and simulation of a Class-E3F2 power amplifier using 65nm CMOS technology are detailed in this paper. The Class-EF amplifier combines aspects of the Class-E and-F load networks such as the harmonic terminations from the Class F and the use of a shunt capacitance at the drain in the Class E. A mixed-voltage cascode topology is used for the output stage to enable the use of fast low-voltage transistors with a higher supply voltage. To satisfy the Class-EF conditions the load network is designed to provide a short and open circuit to the second and third harmonic signals, respectively. The driver stage utilizes an Inverse Class-B topology to deliver a half-wave rectified sine to the output stage. The simulated amplifier achieved a power-added efficiency of 5l% and a gain of 26 dB at an output power of 21 dBm. The second and third harmonic components were attenuated to-47.6 dBc and-79.3 dBc, respectively.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A 2-to-6GHz Class-AB Power Amplifier with 28.4% PAE in 65nm CMOS Supporting 256QAM
    Ye, Wanxin
    Ma, Kaixue
    Yeo, Kiat Seng
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 38 - U44
  • [22] A 0.1-1.5GHz Dual-Mode Class-AB/Class-F Power Amplifier in 65nm CMOS
    Yin, Yun
    Chi, Baoyong
    Wang, Zhihua
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 372 - 375
  • [23] A 30-40 GHz Continuous Class F-1 Power Amplifier with 35.8% Peak PAE in 65 nm CMOS Technology
    Wang, Ziu-Hao
    Chen, Chun-Nien
    Wang, Huei
    2020 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2020, : 178 - 180
  • [24] A 20.6 dBm K-BAND POWER AMPLIFIER WITH 34.6% PAE IN 65 nm CMOS
    Parthasarathy, Ananthanarayanan
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2016, 58 (05) : 1179 - 1181
  • [25] 5-GHz Transformer Combined Class-F-1 Power Amplifier
    Nai, Ji-Kang
    Hsiao, Yuan-Hung
    Wang, Yunshan
    Chen, Feifei
    Wang, Huei
    2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,
  • [26] A 65nm CMOS 30dBm class-E RF power amplifier with 60% power added efficiency
    Apostolidou, M.
    van der Heijden, M. P.
    Leenaerts, D. M. W.
    Sonsky, J.
    Heringa, A.
    Volokhine, I.
    2008 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, VOLS 1 AND 2, 2008, : 123 - +
  • [27] A 6 GHz Integrated High-Efficiency Class-F-1 Power Amplifier in 65 nm CMOS Achieving 47.8% Peak PAE
    Ali, Syed Muhammad Ammar
    Hasan, S. M. Rezaul
    ELECTRONICS, 2021, 10 (20)
  • [28] A 57-66 GHz 12.9-dBm Miniature Power Amplifier with 23.4% PAE in 65-nm CMOS
    Lin, Wei-Heng
    Huang, Tian-Wei
    Wang, Huei
    Wang, James
    2012 7TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2012, : 12 - 15
  • [29] A Ka-Band Stacked Power Amplifier with 24.8-dBm Output Power and 24.3% PAE in 65-nm CMOS Technology
    Chang, Yang
    Lu, Bo-Ze
    Wang, Yunshan
    Wang, Huei
    2019 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2019, : 316 - 319
  • [30] Optimization of 65nm CMOS Passive Devices to Design a 16 dBm-Psat 60 GHz Power Amplifier
    Aloui, Sofiane
    Leite, Bernardo
    Demirel, Nejdat
    Plana, Robert
    Belot, Didier
    Kerherve, Eric
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,