An analog CMOS double-edge multi-phase low-latency pulse width modulator

被引:7
|
作者
Zhang, Jianhui [1 ]
Sanders, Seth R. [1 ]
机构
[1] Univ Calif Berkeley, Berkeley, CA 94720 USA
关键词
D O I
10.1109/APEX.2007.357538
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an analog CMOS double-edge multi-phase low-latency pulse width modulator. The PWM signal is generated by comparing the phase difference between two matched ring oscillators, which are differentially driven by the command voltage and the feedback voltage developed in a minor loop that forces the average frequency of each of the oscillators to be equal. Both rising and falling edges of the PWM signal are controlled by the instantaneous input voltage, resulting in a low latency relative to that achieved with conventional latched PWM circuitry. The developed pulse width modulator has high precision, good linearity, good noise immunity and wide duty ratio range. Further, it can be flexibly reconfigured for multi-phase PWM operation with no restriction on duty cycle range. The complete double-edge pulse width modulator IC is implemented in a 0.18 mu m CMOS process. It can generate as many as sixteen PWM outputs. The active chip area is 0.04 mm(2). The quiescent bias current of the chip is 80 mu A at 1.2 MHz PWM frequency.
引用
收藏
页码:355 / +
页数:2
相关论文
共 35 条
  • [1] Automatic Multi-Phase Digital Pulse Width Modulator
    Effler, Simon
    Halton, Mark
    Rinne, Karl
    2010 TWENTY-FIFTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2010, : 1087 - 1092
  • [2] Double-Edge Embedding Based Provenance Recovery for Low-Latency Applications in Wireless Networks
    Jagadeesh, Harshan
    Vithalkar, Amogh
    Jhunjhunwala, Naman
    Kabra, Manthan
    Manav, Prafull
    Hu, Yih-Chun
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2022, 19 (02) : 1194 - 1211
  • [3] FPGA-Based Multi-Phase Digital Pulse Width Modulator with Dual-Edge Modulation
    Scharrer, Martin
    Halton, Mark
    Scanlan, Tony
    Rinne, Karl
    2010 TWENTY-FIFTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2010, : 1075 - 1086
  • [4] Broadband Analog Aggregation for Low-Latency Federated Edge Learning
    Zhu, Guangxu
    Wang, Yong
    Huang, Kaibin
    IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2020, 19 (01) : 491 - 506
  • [5] A CMOS PULSE-WIDTH MODULATOR PULSE-AMPLITUDE MODULATOR FOR 4-QUADRANT ANALOG MULTIPLIERS
    DECOCK, BA
    MAURISSENS, D
    CORNELIS, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (09) : 1289 - 1293
  • [6] A Low-Latency 16-Phase Pulse Width Modulator with Phase Angle Control for 140MHz Fully Integrated Voltage Regulators on 22nm Tri-Gate CMOS
    Schrom, Gerhard
    Makala, Sarath
    Vunnam, Ravi Sankar
    Narayanan, Raghuraman
    Paillet, Fabrice
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 513 - 516
  • [7] Multi-dimensional approach to multi-phase space vector pulse width modulation
    Duran, Mario J.
    Levi, Emil
    IECON 2006 - 32ND ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS, VOLS 1-11, 2006, : 629 - +
  • [8] A novel CMOS double-edge triggered flip-flop for low-power applications
    Sung, YY
    Chang, RC
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 665 - 668
  • [10] A Multi-Market Trading Framework for Low-Latency Service Provision at the Edge of Networks
    Shih, Yuan-Yao
    Pang, Ai-Chun
    He, Tian
    Chiu, Te-Chuan
    IEEE TRANSACTIONS ON SERVICES COMPUTING, 2023, 16 (01) : 27 - 39