Flash ADC Utilizing Offset Voltage Variation With Order Statistics Based Comparator Selection

被引:4
|
作者
Kitamura, Takehiro [1 ]
Islam, Mahfuzul [1 ]
Hisakado, Takashi [1 ]
Wada, Osami [1 ]
机构
[1] Kyoto Univ, Grad Sch Engn, Dept Elect Engn, Kyoto, Japan
关键词
Flash ADC; Offset Voltage; Order Statistics; On-chip Calibration; Clocked Comparator;
D O I
10.1109/ISQED51717.2021.9424288
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-speed flash ADCs are required for wireless communication systems. However, the trade-off between area, power, and linearity suffers severely by offset voltage variation in sub-micron process. This paper proposes a flash ADC architecture that utilizes the offset voltage variation to reduce area and power consumption by eliminating reference generation. The proposed architecture utilizes offset voltages as references by selecting the appropriate comparators after an on-chip calibration. The on-chip calibration is performed based on order statistics that allows evaluating offset voltages in the time-domain. We verify our proposed architecture by HSPICE simulation based on a commercial 65 nm process. Our proposed architecture realizes a 5-bit ADC with the power consumption of less than 1 mW at 2 GS/s of operation, excluding the encoder.
引用
收藏
页码:103 / 108
页数:6
相关论文
共 50 条
  • [21] Switched Inverter Comparator based 0.5 V Low Power 6 bit Flash ADC
    Komar, Rajeev
    Bhat, M. S.
    Laxminidhi, T.
    2012 10TH IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2012, : 613 - 617
  • [22] Overshoot Cancelation of Residue Voltage in Fully Differential Comparator-based Pipelined ADC
    Hosseinnejad, Mahdi
    Shamsi, Hossein
    2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1054 - 1058
  • [23] Comparator with Built-in Reference Voltage Generation and Split-ROM Encoder for a High-Speed Flash ADC
    Chen, Yong
    Mak, Pui-In
    Yang, Jiale
    Yue, Ruifeng
    Wang, Yan
    2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
  • [24] A 12-bit 3 MS/s Asynchronous Comparator-Based Cyclic ADC with an Adjustable Threshold Voltage Comparator
    Yang, Han
    Kim, Sunkwon
    Kim, Taehoon
    Kim, Suhwan
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 84 - 87
  • [25] A Novel CC-II Based Current Comparator and Its Application as Current mode Flash ADC
    Bhatia, Veepsa
    Madan, Mohini
    Kaur, Baljeet
    Pandey, Neeta
    Bhattacharyya, Asok
    2013 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2013, : 217 - 222
  • [26] A 4 Bit Medium Speed Flash ADC Using Inverter Based Comparator in 0.18 μm CMOS
    Malathi, D.
    Greeshma, R.
    Sanjay, R.
    Venkataramani, B.
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [27] Design of hybrid flash-SAR ADC using an inverter based comparator in 28 nm CMOS
    Kumar, Dinesh B.
    Pandey, Sumit K.
    Gupta, Navneet
    Shrimali, Hitesh
    MICROELECTRONICS JOURNAL, 2020, 95
  • [28] Design of 3-Bit Current Mode Flash ADC Using WTA Based Current Comparator
    Goel, Aayush
    Gupta, Ankit
    Kumar, Maninder
    Pandey, Neeta
    Bhatia, Veepsa
    2017 2ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATION AND NETWORKS (TEL-NET), 2017, : 236 - 241
  • [29] CMOS Schmitt - Inverter-Based Internal Reference Comparator Array for High Temperature Flash ADC
    Joseph, George M.
    Shahul Hameed, T. A.
    IETE JOURNAL OF RESEARCH, 2023, 69 (03) : 1271 - 1282
  • [30] A 1 V, 39 μ,W, 5-bit Multi-Level Comparator based Flash ADC
    Kumar, Nitish
    Siddharth, R. K.
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    2020 6TH IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2020) (FORMERLY INIS), 2020, : 167 - 170