Reduction of Bitstream Size for Low-Cost iCE40 FPGAs

被引:1
|
作者
Fritzsch, Clemens [1 ]
Hoffmann, Joern [1 ]
Bogdan, Martin [1 ]
机构
[1] Univ Leipzig, Neuromorph Informat Proc, Leipzig, Germany
关键词
D O I
10.1109/FPL57034.2022.00028
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reducing the bitstream size is important to lower external storage requirements and to speed-up the reconfiguration of field-programmable gate arrays (FPGAs). The most common methods for bitstream size reduction are based on dedicated hardware elements or dynamic partial reconfiguration. All of these properties are usually missing in low-cost FPGAs such as the Lattice iCE40 device family. In this paper we propose a lightweight compaction approach for iCE40 FPGAs. We present five methods for bitstream compaction: two adapted and three new. The methods work directly on the bitstream by removing unnecessary data and redundant commands. They are applicable independent of the synthesis toolchain and require neither repetition of synthesis steps nor modifications of the target system. Although our focus is on iCE40 devices, we additionally discuss the conditions for applying our approach to other targets. All five methods were implemented in an open-source compaction tool. We evaluate our approach with an iCE40 HX8K FPGA by synthesizing and compacting various projects. As a result, we achieve a reduction in bitstream size and reconfiguration time by up to 79 %.
引用
收藏
页码:117 / 122
页数:6
相关论文
共 50 条
  • [41] Weight Sparseness for a Feature-Map-Split-CNN Toward Low-Cost Embedded FPGAs
    Jinguji, Akira
    Sato, Shimpei
    Nakahara, Hiroki
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2021, E104D (12) : 2040 - 2047
  • [42] Low-cost concurrent error detection for FSMs implemented using embedded memory blocks of FPGAs
    Krasniewski, Andrzej
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 180 - 185
  • [43] LOCOFloat: A Low-Cost Floating-Point Format for FPGAs.: Application to HIL Simulators
    Sanchez, Alberto
    de Castro, Angel
    Sofia Martinez-Garcia, Maria
    Garrido, Javier
    ELECTRONICS, 2020, 9 (01)
  • [44] Low-cost force sensors for small size humanoid robot
    Passault, Gregoire
    Rouxel, Quentin
    Hofer, Ludovic
    N'Guyen, Steve
    Ly, Olivier
    2015 IEEE-RAS 15TH INTERNATIONAL CONFERENCE ON HUMANOID ROBOTS (HUMANOIDS), 2015, : 1148 - 1148
  • [45] A low-cost image analysis technique for seed size determination
    Mandal, S. (smandal2604@gmail.com), 1600, Indian Academy of Sciences (103):
  • [46] A low-cost image analysis technique for seed size determination
    Mandal, S.
    Roy, S.
    Tanna, H.
    CURRENT SCIENCE, 2012, 103 (12): : 1401 - 1403
  • [47] Design of a Low-Cost Small-Size Fluxgate Sensor
    Shen, Xiaoyu
    Teng, Yuntian
    Hu, Xingxing
    SENSORS, 2021, 21 (19)
  • [48] Active vibration reduction by means of a low-cost FPGA device
    Cigada, A.
    Manzoni, S.
    Redaelli, M.
    Vanali, M.
    PROCEEDINGS OF ISMA 2008: INTERNATIONAL CONFERENCE ON NOISE AND VIBRATION ENGINEERING, VOLS. 1-8, 2008, : 19 - 33
  • [49] Low-Cost, Wideband Checkerboard Metasurfaces for Monostatic RCS Reduction
    Murugesan, Akila
    Natarajan, Divya
    Selvan, Krishnasamy T.
    IEEE ANTENNAS AND WIRELESS PROPAGATION LETTERS, 2021, 20 (04): : 493 - 497
  • [50] EPICYCLIC CHAIN DRIVE GIVES LOW-COST SPEED REDUCTION
    STEFANID.EJ
    DESIGN NEWS, 1972, 27 (16) : 25 - &