Low Power Modulo 2n+1 Multiplier Using Data Aware Adder Tree

被引:0
|
作者
Sakthivel, R. [1 ]
Vanitha, M. [2 ]
Sanapala, Kishore [1 ]
Thirumalesh, K. [1 ]
机构
[1] VIT Univ, Sch Elect Engn, Vellore 632014, Tamil Nadu, India
[2] VIT Univ, Sch Informat Technol & Engn, Vellore 632014, Tamil Nadu, India
关键词
Low power; Adder tree; Master and Slave latch;
D O I
10.1016/j.procs.2015.10.033
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a low power modulo 2(n)+1 multiplier in which one input and output uses the weighted representation while the other input uses the diminished-1 representation. The low power in the multiplier is achieved by reducing the number of transition or transition frequency in the adder tree which is used to reduce the partial product and data aware properties is achieved with the help of the master and slave latches, dynamic range detection unit and the bit restoration unit. The dynamic range detection unit detects the dynamic range between the input data's and it allows only those data for the further processing in the adder unit and bit restoration unit take care of the data bit which is lost during the addition. The multiplier proposed in this paper form only n/2 (n=number of input bits)partialproduct which is less than all the partial products produced by the available multiplier. Although by applying this logic there is a area overhead but there is a increase in power saving from 32% to 77% as the number of bits in the input of the multiplier increases from 4 to 32 bit. (C) 2015 The Authors. Published by Elsevier B.V. This is an open access article under the CC BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/)
引用
收藏
页码:355 / 361
页数:7
相关论文
共 50 条
  • [21] Area-Power Efficient Modulo 2n-1 and Modulo 2n+1 Multipliers for {2n-1, 2n, 2n+1} Based RNS
    Muralidharan, Ramya
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (10) : 2263 - 2274
  • [22] A new formulation of fast diminished-one multioperand modulo 2n+1 adder
    Cao, B
    Chang, CH
    Srikanthan, T
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 656 - 659
  • [23] Efficient modulo 2N+1 tree multipliers for diminished-1 operands
    Efstathiou, C
    Vergos, HT
    Dimitrakopoulos, G
    Nikolos, D
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 200 - 203
  • [24] An Efficient Diminished-1 Modulo 2n+1 Multiplier Using Signed-Digit Number Representation
    Tanaka, Yuuki
    Wei, Shugang
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [25] Corrections to "VLSI Design of Diminished-One Modulo 2n+1 Adder Using Circular Carry Selection"
    Juang, Tso-Bing
    Tsai, Ming-Yu
    Chiu, Chin-Chieh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (03) : 260 - 261
  • [26] Novel modulo 2n+1 multipliers
    Vergos, H. T.
    Efstathiou, C.
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 168 - +
  • [27] NOVEL MODULO 2n+1 SUBTRACTORS
    Vassalos, E.
    Bakalis, D.
    Vergos, H. T.
    2009 16TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING, VOLS 1 AND 2, 2009, : 597 - +
  • [28] Efficient Modulo 2n+1 Multipliers
    Chen, Jian Wen
    Yao, Ruo He
    Wu, Wei Jing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (12) : 2149 - 2157
  • [29] A Novel Modulo 2n+1 Fused Multiply-Adder unit for secured VLSI architectures
    Reddy, N. Sainath
    Ravindra, J. V. R.
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1302 - 1306
  • [30] Algorithm for modulo (2n+1) multiplication
    Sousa, LA
    ELECTRONICS LETTERS, 2003, 39 (09) : 752 - 754