Bias-temperature stress analysis of Cu/ultrathin Ta/SiO2/Si interconnect structure

被引:3
|
作者
Lim, BK
Park, HS
Chin, LK
Woo, SW
See, AKH
Seet, CS
Lee, TJ
Yakovlev, NL
机构
[1] Nanyang Technol Univ, Sch Mat Engn, Singapore 639798, Singapore
[2] Chartered Semicond Mfg Ltd, Singapore 738406, Singapore
[3] Inst Mat Res & Engn, Singapore 117602, Singapore
来源
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B | 2004年 / 22卷 / 05期
关键词
D O I
10.1116/1.1781186
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Bias-temperature stress test was used to evaluate the efficiency of an ultrathin Ta diffusion barrier in Cu interconnects by assessing the failure mode of the Cu interconnect structure. Samples' are stressed up to failure in order to study the actual failure mode of fabricated MOS capacitors. The time-to-failure (TTF) of samples is estimated to be at least 14 years under standard operating conditions, which is determined by extrapolating TTFs of current-time (I-t) curves measured at accelerated test conditions. The calculated activation energies of the capacitors is within range of normal time-dependent dielectric breakdown (TDDB) activation energies, suggesting TDDB-related failure. Tof-SIMS and I-t analyses strongly suggest a mixed mode failure mechanism in the capacitors, where Cu+ ion contamination is dominant at low field and high temperature stress conditions, while TDDB dominates at other conditions. (C) 2004 American Vacuum Society.
引用
收藏
页码:2286 / 2290
页数:5
相关论文
共 50 条
  • [41] Characterization of ultrathin SiO2/Si interface grown by low temperature plasma oxidation
    Ma, ZY
    Bao, Y
    Chen, KJ
    Huang, XF
    Wang, L
    Jiang, M
    Shi, JJ
    Li, W
    Xu, J
    Liu, JY
    Feng, D
    PROGRESS IN NATURAL SCIENCE, 2002, 12 (04) : 313 - 316
  • [43] Investigation of Cu ion drift through CVD TiSiN into SiO2 under bias temperature stress conditions
    Kawanoue, Takashi
    Omoto, Seiichi
    Hasunuma, Masahiko
    Yoda, Takashi
    IEICE ELECTRONICS EXPRESS, 2005, 2 (07): : 254 - 259
  • [44] Beam analysis of Ge/Si dots grown on ultrathin SiO2 interlayers
    Fonseca, A.
    Alves, E.
    Leitao, J. P.
    Sobolev, N. A.
    Carmo, M. C.
    Nikiforov, A. I.
    ADVANCED MATERIALS FORUM III, PTS 1 AND 2, 2006, 514-516 : 1121 - 1124
  • [45] Preferential growth of Si nanocrystals in SiO2/Si/SiO2 sandwich structure
    Du, X. W.
    Li, H.
    Lu, Y. W.
    Sun, J.
    JOURNAL OF CRYSTAL GROWTH, 2007, 305 (01) : 59 - 62
  • [46] Characterization of the SiO2/Si interface structure and the dielectric properties of N2O-oxynitrided ultrathin SiO2 films
    Fukuda, H
    Endoh, T
    Nomura, S
    PHYSICS AND CHEMISTRY OF SIO(2) AND THE SI-SIO(2) INTERFACE-3, 1996, 1996, 96 (01): : 15 - 27
  • [47] Si emission from the SiO2/Si interface during the growth of SiO2 in the HfO2/SiO2/Si structure
    Ming, Z
    Nakajima, K
    Suzuki, M
    Kimura, K
    Uematsu, M
    Torii, K
    Kamiyama, S
    Nara, Y
    Yamada, K
    APPLIED PHYSICS LETTERS, 2006, 88 (15)
  • [48] Structure and electronic states of ultrathin SiO2 thermally grown on Si(100) and Si(111) surfaces
    Miyazaki, S
    Nishimura, H
    Fukuda, M
    Ley, L
    Ristein, J
    APPLIED SURFACE SCIENCE, 1997, 113 : 585 - 589
  • [49] Cu penetration into low-k dielectric during deposition and bias-temperature stress
    He, Ming
    Novak, Steven
    Vanamurthy, Lakshmanan
    Bakhru, Hassaram
    Plawsky, Joel
    Lu, Toh-Ming
    APPLIED PHYSICS LETTERS, 2010, 97 (25)
  • [50] Exchange bias in Co/MnPt polycrystalline films on Si(100)/SiO2 substrates with Ta underlayer
    Chang, H. W.
    Shen, C. Y.
    Yuan, F. T.
    Pan, P. H.
    Chien, Y. H.
    Wang, C. R.
    Horng, Lance
    Jian, S. R.
    THIN SOLID FILMS, 2018, 660 : 834 - 839