Efficient digit-serial modular multiplication algorithm on FPGA

被引:17
|
作者
Pan, Jeng-Shyang [1 ,2 ,3 ]
Song, Pengfei [2 ]
Yang, Chun-Sheng [2 ]
机构
[1] Fujian Univ Technol, Fujian Prov Key Lab Big Data Min & Applicat, Fuzhou, Fujian, Peoples R China
[2] Harbin Inst Technol, Innovat Informat Ind Res Ctr, Harbin, Heilongjiang, Peoples R China
[3] Chaoyang Univ Technol, Dept Informat Management, Taichung, Taiwan
关键词
HARDWARE ALGORITHM; EXPONENTIATION; CRYPTOSYSTEMS; ARCHITECTURE; MULTIPLIERS; DESIGN;
D O I
10.1049/iet-cds.2017.0300
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For cryptographic applications, such as DSA, RSA and ECC systems, the crypto-processors are required to perform modular multiplication (MM) on large integers over Galois field. A new digit-serial MM method is presented by using a variable size lookup table. The proposed modular multiplier can be designed for any digit-size d and modulus M which only requires simple operations such as addition and shifting. Based on theoretical analysis, the efficient digit-serial MM architecture requires the latency of O([n/d] + d + 2) clock cycles. As a result, the developed architecture can achieve less area-delay product on hardware when compared with previous designs.
引用
收藏
页码:662 / 668
页数:7
相关论文
共 50 条
  • [31] DIGIT-SERIAL PROCESSING TECHNIQUES
    HARTLEY, R
    CORBETT, P
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990, 37 (06): : 707 - 719
  • [32] FPGA-based digit-serial complex number multiplier-accumulator
    Sansaloni, T
    Valls, J
    Parhi, KK
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 585 - 588
  • [33] Digit-serial structures for the shifted polynomial basis multiplication over binary extension fields
    Hariri, Arash
    Reyhani-Masoleh, Arash
    ARITHMETIC OF FINITE FIELDS, PROCEEDINGS, 2008, 5130 : 103 - 116
  • [34] FPGA-Specific Efficient Designs of Digit-Serial Multiplier for Galois Field GF(2m)
    Pradhan, Dibakar
    Meher, Pramod Kumar
    Meher, Bimal Kumar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024,
  • [35] Digit-Serial Pipeline Sorter Architecture
    Yun-Nan Chang
    Journal of Signal Processing Systems, 2010, 61 : 241 - 249
  • [36] A DIGIT-SERIAL COMPILER OPERATOR LIBRARY
    HARTLEY, R
    CORBETT, P
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 641 - 646
  • [37] Digit-Serial Pipeline Sorter Architecture
    Chang, Yun-Nan
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 61 (02): : 241 - 249
  • [38] A NEW DIGIT-SERIAL DIVIDER ARCHITECTURE
    BASHAGHA, AE
    IBRAHIM, MK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 75 (01) : 133 - 140
  • [39] Efficient digit-serial rational function approximations and digital filtering applications
    Computer Systems Lab, Stanford, United States
    Conf Rec Asilomar Conf Signals Syst Comput, (1336-1339):
  • [40] Efficient finite field digit-serial multiplier architecture for cryptography applications
    Bertoni, G
    Breveglieri, L
    Fragneto, P
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 812 - 812