A low-power reduced-area ROM architecture for cryptographic algorithms

被引:0
|
作者
Hileeto, M [1 ]
Simmons, SJ [1 ]
机构
[1] Queens Univ, Gennum Corp, Kingston, ON K7L 3N6, Canada
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a new low-power, reduced-area, ROM architecture for block cipher applications. It exhibits a small speed penalty compared to a more conventional ROM implementation, but has the additional advantage of scalability. Area optimization is achieved by using a single decoder, a single set of input and output circuits, a single timing and control module, but a (variable) number of programmable ROM core blocks. A small logic block, which has an insignificant area overhead, is used to select the appropriate ROM core. This approach achieves a 3 to 5-fold area savings as compared to a previous ROM structure described by Mckinney [1]. Additionally, the area saving increases as the required ROM size increases.
引用
收藏
页码:16 / 20
页数:5
相关论文
共 50 条
  • [21] Cryptographic hash functions and low-power techniques for embedded hardware
    Huang, AL
    Penzhorn, WT
    ISIE 2005: PROCEEDINGS OF THE IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS 2005, VOLS 1- 4, 2005, : 1789 - 1794
  • [22] Low-Power Vectorial VLIW Architecture for Maximum Parallelism Exploitation of Dynamic Programming Algorithms
    Cruz, Miguel
    Tomas, Pedro
    Roma, Nuno
    2014 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING & SIMULATION (HPCS), 2014, : 88 - 95
  • [23] Tool Tweaks Algorithms For Low-Power Operation
    Maliniak, David
    Electronic Design, 2004, 52 (05)
  • [24] Cryptographic Random Number Generators for Low-Power Distributed Measurement System
    Czernik, Pawel
    Olszyna, Jakub
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2009, 2009, 7502
  • [25] Design of a Low-Power Cryptographic Accelerator Under Advanced Encryption Standard
    Wang, Peipei
    Guan, Wu
    Liang, Liping
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (17)
  • [26] Low-power exponent architecture in finite fields
    Jeon, JC
    Yoo, KY
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 573 - 578
  • [27] Evaluation of a low-power reconfigurable DSP architecture
    Abnous, A
    Seno, K
    Ichikawa, Y
    Wan, M
    Rabaey, J
    PARALLEL AND DISTRIBUTED PROCESSING, 1998, 1388 : 55 - 60
  • [28] LOW-POWER INTEGRABLE PAGING RECEIVER ARCHITECTURE
    MARSHALL, CB
    IEE PROCEEDINGS-F RADAR AND SIGNAL PROCESSING, 1986, 133 (05) : 449 - 455
  • [29] A low-power scan-path architecture
    Hatami, S
    Alisafaee, M
    Atoofian, E
    Navabi, Z
    Afzali-Kusha, A
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5278 - 5281
  • [30] A low-power architecture for maximum a posteriori decoding
    López-Vallejo, M
    Mujtaba, SA
    Lee, I
    THIRTY-SIXTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS - CONFERENCE RECORD, VOLS 1 AND 2, CONFERENCE RECORD, 2002, : 47 - 51