Design error simulation based on error modeling and sampling techniques

被引:2
|
作者
Hur, Y
Szygenda, SA [1 ]
机构
[1] Univ Alabama, Sch Engn, Deans Off, Birmingham, AL 35294 USA
[2] Quickturn Design Syst Inc, San Jose, CA 95131 USA
关键词
digital system simulation; simulation metrics; design error simulation; design error test pattern generation;
D O I
10.1016/S0378-4754(97)00156-0
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Digital system design and verification becomes more critical as systems grow in size and complexity. Also, simulation of digital systems become more costly in time and resources as systems get larger. This paper presents an effective simulation methodology for design error simulation using error modeling and sampling techniques, so that the simulation time can be reduced and efficient error coverage obtained. In this methodology, the first step is the generation of design error models. These are defined as design changes that cause a different output value from the desired value, for some input pattern. The second part of the system utilizes an error simulation methodology for functional level design models. The third part of the system deals with the automatic generation of design error test patterns for errors that are not detected by user supplied or heuristically generated patterns. The fourth phase of the methodology involves statistical sampling techniques which result in the simulation of only a small subset of the total design errors or test patterns and, hence, significantly reduces the cost of design error coverage analysis. (C) 1998 IMACS/Elsevier Science B.V.
引用
收藏
页码:35 / 46
页数:12
相关论文
共 50 条
  • [41] Cycle error correction in asynchronous clock modeling for cycle-based simulation
    Lee, Junghee
    Yi, Joonhwan
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 460 - 465
  • [42] Practical error modeling toward realistic NISQ simulation
    Tanimoto, Teruo
    Matsuo, Shuhei
    Kawakami, Satoshi
    Tabuchi, Yutaka
    Hirokawa, Masao
    Inoue, Koji
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 291 - 293
  • [43] Modeling Pilot and Driver Behavior for Human Error Simulation
    Luedtke, Andreas
    Weber, Lars
    Osterloh, Jan-Patrick
    Wortelen, Bertram
    DIGITAL HUMAN MODELING, PROCEEDINGS, 2009, 5620 : 403 - 412
  • [44] Modeling varistors with PSpice: Simulation beats trial and error
    Siemens Matsushita Components
    Components, 1997, 32 (01): : 5 - 7
  • [45] Modeling varistors with PSpice: simulation beats trial and error
    Holzer, Manfred
    Zapsky, Willi
    Compliance Engineering, 1999, 16 (03):
  • [46] Error modeling and simulation analysis on CNC gear shaper
    Li, YZ
    Wang, SX
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN, VOL 1, 2004, : 727 - 730
  • [47] DESIGN OF ACCEPTANCE SAMPLING PLANS UNDER VARYING INSPECTION ERROR
    SHIN, WS
    LINGAYAT, S
    IIE TRANSACTIONS, 1992, 24 (02) : 111 - 120
  • [48] Design of economically optimal acceptance sampling plans with inspection error
    Ferrell, WG
    Chhoker, A
    COMPUTERS & OPERATIONS RESEARCH, 2002, 29 (10) : 1283 - 1300
  • [49] Inspection error adjustment in the design of single sampling attributes plan
    Govindaraju, K.
    Quality Engineering, 2007, 19 (03) : 227 - 233
  • [50] IMPACT OF RIVER TRANSPORT CHARACTERISTICS ON CONTAMINANT SAMPLING ERROR AND DESIGN
    DROPPO, IG
    JASKOT, C
    ENVIRONMENTAL SCIENCE & TECHNOLOGY, 1995, 29 (01) : 161 - 170