Reusable Spiking Neural Network Architecture

被引:0
|
作者
Sai, Pavan G. [1 ]
Kailath, Binsu J. [1 ]
机构
[1] IIITDM Kancheepuram, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
关键词
SNN; Izhikevich Neuron Model; AER; STDP; Reusability;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The paper describes a full-fledged digital hardware implementation of Spiking Neural Network (SNN) architecture on a Field Programmable Gate Array (FPGA) and is focused on proposing a solution to reuse the same SNN for various applications for optimal hardware. This brain-inspired Neuromorphic computing approach to solve various problems has got a lot of potential and benefits. The accurate implementation of spiking neuron models occupies lot of hardware. Designing multiple SNNs for solving various applications is not seen as an ideal approach for implementation which is the key issue addressed in this work. Reusable architecture is proposed as a solution to this issue. The goal of this work is to demonstrate this reusability aspect to reduce the hardware usage by applying the same SNN to two different applications of gesture controlled robotic arm and pattern recognition. The entire hardware designing is done in Very High-Speed Integrated Circuit Hardware Description Language and simulated in ModelSim RTL simulator. The tool used for performing synthesis is Intel Quartus Prime. It has been demonstrated that the number of neurons and the hardware resource utilization required in the proposed dual application SNN framework is much less than the same for the reported works intended for single application.
引用
收藏
页码:614 / 620
页数:7
相关论文
共 50 条
  • [31] Bifurcation Spiking Neural Network
    Zhang, Shao-Qun
    Zhang, Zhao-Yu
    Zhou, Zhi-Hua
    JOURNAL OF MACHINE LEARNING RESEARCH, 2021, 22 : 1 - 21
  • [32] A spiking recurrent neural network
    Li, Y
    Harris, JG
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 321 - 322
  • [33] A regenerating spiking neural network
    Federici, D
    NEURAL NETWORKS, 2005, 18 (5-6) : 746 - 754
  • [34] Memristor-based spiking neural networks: cooperative development of neural network architecture/algorithms and memristors
    Peng, Huihui
    Gan, Lin
    Guo, Xin
    CHIP, 2024, 3 (02):
  • [35] A biomimetic neural encoder for spiking neural network
    Shiva Subbulakshmi Radhakrishnan
    Amritanand Sebastian
    Aaryan Oberoi
    Sarbashis Das
    Saptarshi Das
    Nature Communications, 12
  • [36] A biomimetic neural encoder for spiking neural network
    Radhakrishnan, Shiva Subbulakshmi
    Sebastian, Amritanand
    Oberoi, Aaryan
    Das, Sarbashis
    Das, Saptarshi
    NATURE COMMUNICATIONS, 2021, 12 (01)
  • [37] An Event-driven Recurrent Spiking Neural Network Architecture for Efficient Inference on FPGA
    Sankaran, Anand
    Detterer, Paul
    Kannan, Kalpana
    Alachiotis, Nikolaos
    Corradi, Federico
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON NEUROMORPHIC SYSTEMS 2022, ICONS 2022, 2022,
  • [38] SATO: Spiking Neural Network Acceleration via Temporal-Oriented Dataflow and Architecture
    Liu, Fangxin
    Zhao, Wenbo
    Wang, Zongwu
    Chen, Yongbiao
    Yang, Tao
    He, Zhezhi
    Yang, Xiaokang
    Jiang, Li
    PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 1105 - 1110
  • [39] An Efficient, Low-Cost Routing Architecture for Spiking Neural Network Hardware Implementations
    Luo, Yuling
    Wan, Lei
    Liu, Junxiu
    Harkin, Jim
    Cao, Yi
    NEURAL PROCESSING LETTERS, 2018, 48 (03) : 1777 - 1788
  • [40] An Efficient, Low-Cost Routing Architecture for Spiking Neural Network Hardware Implementations
    Yuling Luo
    Lei Wan
    Junxiu Liu
    Jim Harkin
    Yi Cao
    Neural Processing Letters, 2018, 48 : 1777 - 1788