Interconnection Network Reconstruction for Fault-Tolerance of Torus-Connected VLSI Array

被引:0
|
作者
Zhu, Longting [1 ]
Wu, Jigang [1 ]
Jiang, Guiyuan [2 ]
Sun, Jizhou [2 ]
机构
[1] Tianjin Polytech Univ, Sch Comp Sci & Software Engn, Tianjin 300387, Peoples R China
[2] Tianjin Univ, Sch Comp Sci & Technol, Tianjin 300072, Peoples R China
基金
国家教育部博士点专项基金资助; 中国国家自然科学基金;
关键词
torus-connected VLSI array; reconfiguration algorithm; fault-tolerance; contradiction graph; RECONFIGURATION ALGORITHM; EFFICIENT; MESHES;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Effective fault-tolerant techniques are essential for improving the reliability of multiprocessor systems. This paper investigates the fault-tolerance of torus-connected VLSI array using pre-integrated spare processing elements (PEs), by reconfiguring the interconnection network among all PEs. We model the problem of whether all faulty PEs can be replaced by spare ones as the problem of finding maximum independent set for a contradiction graph, which is constructed from the original physical arrays with faulty PEs. Each node of the graph represents an alternative of a faulty PE, while an edge denotes that different alternatives cannot coexist. We propose efficient algorithms to construct contradiction graphs from physical arrays with faulty PEs and redundant PEs. We then customize an ant-colony algorithm to find independent set as large as possible. We develop an efficient algorithm to generate logic arrays based on the produced independent set. Three different distributions of redundant PEs are discussed in this paper, and satisfactory results have been achieved in simulation.
引用
收藏
页码:285 / 298
页数:14
相关论文
共 50 条
  • [31] Fault-Tolerance Ring Network on Chip without Buffer
    Zhang Li-Guo
    Du Hui-Min
    Han Jun-Gang
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, 2008, : 67 - +
  • [32] Fault-Tolerance Improvement for Core and Edge of IP Network
    Lemeshko, Oleksandr V.
    Yeremenko, Oleksandra S.
    Tariki, Nadia
    Hailan, Ahmad M.
    2016 XITH INTERNATIONAL SCIENTIFIC AND TECHNICAL CONFERENCE COMPUTER SCIENCES AND INFORMATION TECHNOLOGIES (CSIT), 2016, : 161 - 164
  • [33] ftNoC: A New Architecture of Network on Chip with Fault-Tolerance
    Zhang, Liguo
    Du, Huimin
    Han, Jungang
    2008 ISECS INTERNATIONAL COLLOQUIUM ON COMPUTING, COMMUNICATION, CONTROL, AND MANAGEMENT, VOL 1, PROCEEDINGS, 2008, : 193 - +
  • [34] METHODS AND MODELS FOR COMPUTING SURVIVABILITY AND FAULT-TOLERANCE OF A NETWORK
    GAGIN, AA
    MICROELECTRONICS AND RELIABILITY, 1993, 33 (10): : 1533 - 1552
  • [35] SELF-RECONFIGURING INTERCONNECTION NETWORK FOR A FAULT-TOLERANT MESH-CONNECTED ARRAY OF PROCESSORS
    PATERAS, S
    RAJSKI, J
    ELECTRONICS LETTERS, 1988, 24 (10) : 600 - 602
  • [36] Sequential simulation for the cellular graph automata algorithms of diagnosis and fault-tolerance in interconnection networks
    Fan, Jianxi
    Liu, Shuhua
    Qingdao Daxue Xuebao(Gongcheng Jishuban)/Journal of Qingdao University (Engineering & Technology Edition), 1999, 12 (01): : 40 - 43
  • [37] Topology architecture and routing algorithms of octagon-connected torus interconnection network
    School of Electronic Engineering, Xi'an University of Posts and Telecommunications, Xi'an, China
    Telkomnika Telecomun. Compt. Electr. Control, 1 (305-313): : 305 - 313
  • [38] BORROW - A FAULT-TOLERANCE SCHEME FOR WAVE-FRONT ARRAY PROCESSORS
    STOURAITIS, T
    IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (10) : 1257 - 1261
  • [39] SOME PROPOSALS FOR VLSI IMPLEMENTATION OF DIGITAL PID CONTROLLERS WITH SOME FAULT-TOLERANCE CAPABILITIES
    GAJANI, GS
    MICROPROCESSING AND MICROPROGRAMMING, 1989, 27 (1-5): : 793 - 796
  • [40] Fault-Tolerance Characteristics of Data Center Network Topologies Using Fault Regions
    Liu, Yang
    Muppala, Jogesh
    2013 43RD ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS (DSN), 2013,