Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier

被引:10
|
作者
Mohanty, Basant K. [1 ]
Tiwari, Vikas [1 ]
机构
[1] JUET, Elect & Commun Engn Dept, Guna, MP, India
关键词
Booth multiplier; Fixed-width; VLSI; Inner-product cell; DESIGN;
D O I
10.1007/s00034-014-9843-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a modified probabilistic estimation bias (PEB) formula for fixed-width radix-4 Booth multiplier. The modified PEB formula estimates the same compensation value as the existing PEB formula without rounding operation. A bias circuit based on modified PEB formula generates one less carry-bit and involves less logic resources than the existing PEB circuit. The partial product array (PPA) of existing PEB multiplier uses partial product bit as guard bit for sign extension. This is not an efficient approach as extra half-adders (HAs) are required to accumulate these sign extension bits. We have considered PPA of conventional modified Booth encoded (MBE) multiplier where logic '1' is used as guard bit for sign extension. Logic '1' in the PPA helps to replace HA with a NOT-gate in the adder design. Based on the proposed scheme, we have derived an efficient adder design for PEB radix-4 Booth multiplier. Compared with the adder design of existing PEB multiplier, the proposed adder involves less logic resources and less critical path delay (CPD), and calculates the same compensation value. ASIC synthesis result shows that the proposed PEB radix-4 Booth multiplier of sizes n = 8, 10, 12, and 16, respectively, involves 18, 19, 16, and 13 % less area-delay product (ADP), and 12, 16, 11, and 12 % less power consumption than the existing PEB multiplier. We have shown that an inner-product (IP) cell based on proposed fixed-width radix-4 Booth multiplier involves 11.3 % less ADP and consumes nearly 7.6 % less power than an IP cell based on the existing PEB-based fixed-width multiplier on average for different inner-product sizes. The proposed multiplier is, therefore, a useful component to develop high-performance systems for digital signal processing applications.
引用
收藏
页码:3981 / 3994
页数:14
相关论文
共 50 条
  • [41] Design of the lower error fixed-width multiplier and its application
    Van, LD
    Wang, SS
    Feng, WS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (10) : 1112 - 1118
  • [42] An Efficient Modified Booth Multiplier Architecture
    Hussin, Razaidi
    Shakaff, Ali Yeon Md.
    Idris, Norina
    Sauli, Zaliman
    Ismail, Rizalafande Che
    Kamarudin, Afzan
    ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 713 - +
  • [43] Improved Quantization Error Compensation Method for Fixed-Width Booth Multipliers
    Ma, Xiaolong
    Xu, Jiangtao
    Chen, Guican
    VLSI DESIGN, 2014, 2014
  • [45] High-Accuracy Fixed-Width Booth Multipliers Based on Probability and Simulation
    He, Wen-Quan
    Chen, Yuan-Ho
    Jou, Shyh-Jye
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (08) : 2052 - 2061
  • [46] A Simple Yet Accurate Method for The Unsigned Fixed-Width Multiplier Design
    Zhang, En-Hui
    Huang, Shih-Hsu
    2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TAIWAN), 2020,
  • [47] Design of low-error fixed-width multiplier for DSP applications
    Jou, JM
    Kuang, SR
    ELECTRONICS LETTERS, 1997, 33 (19) : 1597 - 1598
  • [48] Efficient Fixed-Width Adder-Tree Design
    Mohanty, Basant Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (02) : 292 - 296
  • [49] Low-Power High-Accuracy Fixed-Width Radix-8 Booth Multiplier Using Probabilistic Estimation Technique
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (05)
  • [50] HEALM: Hardware-Efficient Approximate Logarithmic Multiplier with Reduced Error
    Yu, Shuyuan
    Tasnim, Maliha
    Tan, Sheldon X. -D.
    27TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2022, 2022, : 37 - 42