Solution and Optimization of FPGA Routing Algorithm

被引:2
|
作者
Tang, Yulan [1 ]
Gao, Hao [1 ]
Yu, Zongguang [1 ]
机构
[1] So Yangtze Univ, Sch Informat Technol, Wuxi 214122, Peoples R China
关键词
Boolean Satisfiability; sub-SAT; Pseudo-Boolean Satisfiability;
D O I
10.1109/ICFN.2009.16
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Optimized solvers for the Boolean Satisfiablity problem have many applications in areas such as FPGA routing, planning, and so forth. In the context of FPGA routing where routing resources are fixed, Boolean formulation methods can prove the unroutability of a given circuit, which is a clear advantage over classical net-at-a-time approaches. This paper introduces a new and efficient hybrid routing algorithm for FPGAs. Novel features of this approach include: (1) employing the Pseudo-Boolean Satisfiability to offset the disadvantage of sub-SAT formulation; (2) integrating our approach with geometric routing algorithm. Preliminary experiments results show that this approach can greatly reduce the numbers of variables and clauses, and the running time is dramatic reduced which compared with the sub-SAT.
引用
收藏
页码:79 / 82
页数:4
相关论文
共 50 条
  • [11] Stability of a routing optimization algorithm
    Buslaeva, LT
    CYBERNETICS AND SYSTEMS ANALYSIS, 1997, 33 (05) : 754 - 756
  • [12] Stability of a routing optimization algorithm
    L. T. Buslaeva
    Cybernetics and Systems Analysis, 1997, 33 : 754 - 756
  • [13] Faster FPGA Routing Solution using DNA Computing
    Singh, Manpreet
    Sandhu, Parvinder Singh
    Kahlon, Manjinder Singh
    PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 26, PARTS 1 AND 2, DECEMBER 2007, 2007, 26 : 715 - +
  • [14] Multilevel Based Global Routing Algorithm for Hierarchical FPGA
    Zhu Limin
    Bian Jinan
    Zhou Qiang
    Hong Xianlong
    PROCEEDINGS OF THE 11TH JOINT CONFERENCE ON INFORMATION SCIENCES, 2008,
  • [15] Combined Architecture/Algorithm Approach to Fast FPGA Routing
    Gort, Marcel
    Anderson, Jason H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (06) : 1067 - 1079
  • [16] An Unsatisfiable Subformula Computing Algorithm to Accelerate FPGA Routing
    Zhang J.-M.
    Li T.-J.
    Ma K.-F.
    Xiao L.-Q.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2021, 49 (06): : 1210 - 1216
  • [17] Research of Efficient Utilization Routing Algorithm for Current FPGA
    Xie Ding
    Lai Jinmei
    Tong Jiarong
    CHINESE JOURNAL OF ELECTRONICS, 2010, 19 (01): : 48 - 52
  • [18] A High Utilization Rate Routing Algorithm for Modern FPGA
    Xie, Ding
    Lai, Jimmei
    Tong, Jiarong
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2325 - 2328
  • [19] Research on the routing algorithm of SRAM-based FPGA
    Gu, HY
    Xu, JY
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1964 - 1966
  • [20] Glitch minimization and low power FPGA routing algorithm
    Huang, Juan
    Yang, Haigang
    Li, Wei
    Tan, Yitao
    Cui, Xiuhai
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (10): : 1664 - 1670