Modeling and evaluation of positive-feedback source-coupled logic

被引:27
|
作者
Alioto, M [1 ]
Pancioni, L [1 ]
Rocchi, S [1 ]
Vignoli, V [1 ]
机构
[1] Univ Siena, DII, I-53100 Siena, Italy
关键词
high speed; logic style; model; MOS current-mode logic (MCML); power efficient; source coupled logic;
D O I
10.1109/TCSI.2004.838149
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, positive feedback source-coupled logic (PFSCL) is proposed as an alternative logic style to traditional SCL logic, which is often used in high-resolution mixed-signal integrated circuits. Positive feedback allows for significantly reducing the NMOS transistors' aspect ratio compared to traditional single-ended SCL gates for equal values of design constraints. The resulting reduction in NMOS parasitic capacitances permits a significant speed up, which can be traded off to achieve a power saving for a given speed constraint, as well as a silicon area reduction. PFSCL gates are analytically modeled in terms of their static parameters and delay, which are expressed as a function of bias current, transistors' aspect ratios and process parameters. Spectre simulations by using a 0.35-mum CMOS process confirm that the proposed models are sufficiently accurate in practical cases. PFSCL gates are also compared with traditional SCL circuits by resorting to two different metrics: the gate delay in a Ring Oscillator and that of an inverter with a fan-out of 4. The comparison confirms that PFSCL logic is faster than SCL logic in most cases, and design conditions leading to a speed advantage are identified. As a result, PFSCL gates are an interesting alternative to traditional SCL circuits in mixed-signal applications requiring a high speed or a good balance with power dissipation.
引用
收藏
页码:2345 / 2355
页数:11
相关论文
共 50 条
  • [1] Positive-feedback source-coupled logic: A delay model
    Alioto, M
    Fort, A
    Pancioni, L
    Rocchi, S
    Vignoli, V
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 641 - 644
  • [2] On improving the performance of dynamic positive-feedback source-coupled logic (D-PFSCL) through inclusion of transmission gates
    Sivaram, Ranjana
    Gupta, Kirti
    Pandey, Neeta
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 90
  • [3] Dynamic positive feedback source-coupled logic (D-PFSCL)
    Gupta, Kirti
    Pandey, Neeta
    Gupta, Maneesha
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (10) : 1626 - 1638
  • [4] New Low-Power Tristate Circuits in Positive Feedback Source-Coupled Logic
    Gupta, Kirti
    Sridhar, Ranjana
    Chaudhary, Jaya
    Pandey, Neeta
    Gupta, Maneesha
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2011, 2011
  • [5] Design of a LP Current-mode Comparator Based on Positive-Feedback Source Coupled Logic
    Besharati, Farhad
    Golmakani, Abbas
    Babayan-Mashhadi, Samaneh
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 224 - 227
  • [6] Modelling of source-coupled logic gates
    Alioto, M
    Palumbo, G
    Pennisi, S
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2002, 30 (04) : 459 - 477
  • [7] Testability aspects of folded source-coupled logic
    Gonzalez, JL
    Rubio, A
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1997, 144 (06): : 361 - 366
  • [8] Design of quaternary logic circuits based on source-coupled logic
    吴海霞
    屈晓楠
    蔡起龙
    夏乾斌
    仲顺安
    Journal of Beijing Institute of Technology, 2013, 22 (01) : 49 - 54
  • [9] Source-Coupled Logic (SCL): Operation and delay analysis
    Azaga, Mohamed
    Othman, Masuri
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 392 - +
  • [10] Single-phase source-coupled adiabatic logic
    Kim, Suhwan
    Papaefthymiou, Mados C.
    Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 1999, : 97 - 99