A 2nd-order Delta Sigma AD Modulator using Dynamic Amplifier and Dynamic SAR Quantizer

被引:0
|
作者
Pan, Chunihui [1 ]
San, Hao [1 ]
Shibata, Tsugumichi [1 ]
机构
[1] Tokyo City Univ, Setagaya Ku, Tamazutsumi 1-28-1, Tokyo 1588557, Japan
关键词
Multi-bit Delta Sigma modulator; Ring amplifier; Dynamic comparator;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A proof-of-concept Delta Sigma AD modulator using dynamic analog components is designed and fabricated in 90nm CMOS technology. The measurement results of an experimental prototype demonstrate the feasibility of the proposed switched-capacitor (SC) architecture to realize a 2nd-order Delta Sigma AD modulator with ring amplifier based integrators and dynamic comparator based successive approximation register (SAR) quantizer. The integrators in the modulator are realized by ring amplifier without static current. Multi-bit quantizer and analog adder in the feedforward modulator is realized by a passive-adder embedded SAR analog-to-digital converter (ADC) which consists of capacitor array and a dynamic comparator. The dynamic comparator does not dissipate static power when a pre-amplifier is not used. Measurement results of peak SNDR=77.51dB and SNR=80.08dB are achieved while a sinusoid -1dBFS input is sampled at 12MS/s for the bandwidth is BW=94kHz. The total analog power consumption of the modulator is 0.37mW while the supply voltage is 1.1V.
引用
收藏
页码:528 / 532
页数:5
相关论文
共 50 条
  • [21] A 3.2-GHZ 2ND-ORDER DELTA-SIGMA MODULATOR IMPLEMENTED IN INP HBT TECHNOLOGY
    JENSEN, JF
    RAGHAVAN, G
    COSAND, AE
    WALDEN, RH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (10) : 1119 - 1127
  • [22] A 1.8 V 15-bit 1 mW 2nd-order sigma-delta modulator
    Yang, W
    Salama, CAT
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 26 (03) : 199 - 212
  • [24] A 1.8 V 15-bit 1 mW 2nd-Order Sigma-Delta Modulator
    Wei Yang
    C. Andre T. Salama
    Analog Integrated Circuits and Signal Processing, 2001, 26 (3) : 191 - 204
  • [25] Behavioural simulation of 2nd order Sigma Delta modulator
    Hasim, Hasnoor Faizmah
    Nadzri, Nur Nazifa
    Hamid, Fazrena Azlee
    2009 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT: SCORED 2009, PROCEEDINGS, 2009, : 303 - 306
  • [26] Experimental implementation of delta sigma AD modulator using dynamic analog components with simplified operation phase
    Pan, Chunhui
    San, Hao
    IEICE ELECTRONICS EXPRESS, 2019, 16 (12):
  • [27] A 240 MU-W 17 bit ENOB DELTA-SIGMA modulator using 2nd-order noise-shaped integrating quantizer (vol 19, 20220038, 2022)
    Wang, Kunyu
    Xu, Wenjing
    Zhang, Chengbin
    Law, Man-Kay
    Zhou, Li
    Chen, Ming
    Chen, Jie
    IEICE ELECTRONICS EXPRESS, 2023, 20 (01):
  • [28] A 121 dB SNDR Zoom ADC Using Dynamic Amplifier and Asynchronous SAR Quantizer
    Jia, Yangchen
    Guo, Jiangfei
    Guo, Guiliang
    ELECTRONICS, 2023, 12 (02)
  • [29] A Passive 2nd-Order Sigma-Delta Modulator for Low-Power Analog-to-Digital Conversion
    Roy, Angsuman
    Baker, R. Jacob
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 595 - 598
  • [30] A 240 μW 17 bit ENOB ΔΣ modulator using 2nd-order noise-shaped integrating quantizer
    Wang, Kunyu
    Xu, Wenjing
    Zhang, Chengbin
    Law, Man-Kay
    Zhou, Li
    Chen, Ming
    Chen, Jie
    IEICE ELECTRONICS EXPRESS, 2022, 19 (05):