A Cost-Effective Fault Tolerance Technique for Functional TSV in 3-D ICs

被引:21
|
作者
Reddy, Raviteja P. [1 ]
Acharyya, Amit [1 ]
Khursheed, Saqib [2 ]
机构
[1] IIT Hyderabad, Dept Elect Engn, Hyderabad 502285, Andhra Prades, India
[2] Univ Liverpool, Dept Elect Engn & Elect, Liverpool L69 3BX, Merseyside, England
关键词
3-D IC; fault tolerance; through-silicon via (TSV); time division multiplexing access (TDMA); yield; RESISTIVE OPEN; OPEN DEFECTS; DELAY TEST; DESIGN;
D O I
10.1109/TVLSI.2017.2681703
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Regular and redundant through-silicon via (TSV) interconnects are used in fault tolerance techniques of 3-D IC. However, the fabrication process of TSVs results in defects that reduce the yield and reliability of TSVs. On the other hand, each TSV is associated with a significant amount of on-chip area overhead. Therefore, unlike the state-of-the-art fault tolerance architectures, here we propose the time division multiplexing access (TDMA)-based fault tolerance technique without using any redundant TSVs, which reduces the area overhead and enhances the yield. In the proposed technique, by means of TDMA, we reroute the signal through defect-free TSV. Subsequently, an architecture based on the proposed technique has been designed, evaluated, and validated on logic-on-logic 3-D IWLS'05 benchmark circuits using 130-nm technology node. The proposed technique is found to reduce the area overhead by 28.70%-40.60%, compared to the state-of-the-art architectures and results in a yield of 98.9%-99.8%.
引用
收藏
页码:2071 / 2080
页数:10
相关论文
共 50 条
  • [31] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [32] Interstratum Connection Design Considerations for Cost-Effective 3-D System Integration
    Alam, Syed M.
    Jones, Robert E.
    Pozder, Scott
    Chatterjee, Ritwik
    Rauf, Shahid
    Jain, Ankur
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) : 450 - 460
  • [33] HARDWARE REDUNDANCY - THE WAY TO GO FOR COST-EFFECTIVE FAST FAULT TOLERANCE
    FOSTER, WE
    ELECTRONIC DESIGN, 1984, 32 (14) : 62 - 62
  • [34] Exploring Winograd Convolution for Cost-Effective Neural Network Fault Tolerance
    Xue, Xinghua
    Liu, Cheng
    Liu, Bo
    Huang, Haitong
    Wang, Ying
    Luo, Tao
    Zhang, Lei
    Li, Huawei
    Li, Xiaowei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (11) : 1763 - 1773
  • [35] Joint Throughput and Fault Tolerance Requirement for Cost-Effective Dense WiFi
    Qiu, Shuwei
    Leung, Yiu-Wing
    2024 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE, WCNC 2024, 2024,
  • [36] Novel Spare TSV Deployment for 3-D ICs Considering Yield and Timing Constraints
    Chen, Yu-Guang
    Wen, Wan-Yu
    Shi, Yiyu
    Hon, Wing-Kai
    Chang, Shih-Chieh
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (04) : 577 - 588
  • [37] A TSV Repair Scheme Using Enhanced Test Access Architecture for 3-D ICs
    Yang, Chi-Chun
    Chou, Che-Wei
    Li, Jin-Fu
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 7 - 12
  • [38] STA Compatible Backend Design Flow for TSV-based 3-D ICs
    Kalargaris, Harry
    Chen, Yi-Chung
    Pavlidis, Vasilis F.
    PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 186 - +
  • [39] Sensitivity Analysis of Through-Silicon Via (TSV) Interconnects for 3-D ICs
    Zhao, Wen-Sheng
    Hu, Jun
    Yin, Wen-Yan
    2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [40] Decoupling Capacitor Topologies for TSV-Based 3-D ICs With Power Gating
    Wang, Hailang
    Salman, Emre
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 2983 - 2991