Modeling STT-RAM Fabrication Cost and Impacts in NVSim

被引:0
|
作者
Bayram, Ismail [1 ]
Eken, Enes [1 ]
Kline, Donald [1 ]
Parshook, Nikolas [1 ]
Chen, Yiran [1 ]
Jones, Alex K. [1 ]
机构
[1] Univ Pittsburgh, Elect & Comp Engn, Pittsburgh, PA 15261 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reducing power consumption of computational systems in the use-phase has become a significant focus to decrease thermal impacts and overall energy consumption of computing systems while having battery life benefits for increasingly mobile computing products. It is also a major driver of the sustainability of these systems due to the environmental impacts incurred through electricity generation. STT-RAM is a promising candidate to reduce use-phase power consumption due to its non-volatile data storage that dramatically reduces static power common in deeply scaled CMOS while maintaining high speed operation and excellent CMOS compatibility. However, augmenting CMOS chips with STT-RAM incurs an additional manufacturing cost through the extra materials and fabrication steps necessary to create the chip. In this paper we describe several extensions to the widely used NVSim tool that estimates area, performance, and use-phase power of STT-RAM to include calculations for manufacturing costs and environmental impacts such as energy usage, global warming potential, and other emissions. To demonstrate the value of these NVSim extensions, we provide a case study to experimentally determine the time it takes for replacing a SRAM cache with an ISO-capacity and ISO-area STT-RAM cache to overcome the manufacturing cost overhead. Our results indicate it can take an average of 80 and 160 days, respectively at 100% utilization to recover the manufacturing energy overhead.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] NVSim-VXs: An Improved NVSim for Variation Aware STT-RAM Simulation
    Eken, Enes
    Song, Linghao
    Bayram, Ismail
    Xu, Cong
    Wen, Wujie
    Xie, Yuan
    Chen, Yiran
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [2] Process Variation Aware STT-RAM simulation Tool: NVSim-VXs
    2017 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2017,
  • [3] The STeTSiMS STT-RAM Simulation and Modeling System
    Smullen, Clinton W.
    Nigam, Anurag
    Gurumurthi, Sudhanva
    Stan, Mircea R.
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 318 - 325
  • [4] Enhancing the Lifetime of STT-RAM by IFTRP
    Priya, Bhukya Krishna
    Naick, Bhukya Krishna
    Ramasubramanian, N.
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (04):
  • [5] Unleashing the Potential of MLC STT-RAM Caches
    Bi, Xiuyuan
    Mao, Mengjie
    Wang, Danghui
    Li, Hai
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 429 - 436
  • [6] Architecture Design with STT-RAM: Opportunities and Challenges
    Chi, Ping
    Li, Shuangchen
    Cheng, Yuanqing
    Lu, Yu
    Kang, Seung H.
    Xie, Yuan
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 109 - 114
  • [7] Exploring Applications of STT-RAM in GPU Architectures
    Liu, Xiaoxiao
    Mao, Mengjie
    Bi, Xiuyuan
    Li, Hai
    Chen, Yiran
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (01) : 238 - 249
  • [8] Synthesis and Analysis of STT-RAM Switching Characteristics
    Moin, Abdul Kadeer
    Sulochana, V
    Anurag
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 606 - 610
  • [9] STT-RAM Cache Hierarchy With Multiretention MTJ Designs
    Sun, Zhenyu
    Bi, Xiuyuan
    Li, Hai
    Wong, Weng-Fai
    Zhu, Xiaochun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1281 - 1293
  • [10] A Design Guideline for Volatile STT-RAM with ECC and Scrubbing
    Kim, Namhyung
    Choi, Kiyoung
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 29 - 30