A 1.2 V 12 b 60 MS/s CMOS Analog Front-End for Image Signal Processing Applications

被引:3
|
作者
Jeon, Young-Deuk [1 ]
Cho, Young-Kyun [1 ]
Nam, Jae-Won [1 ]
Lee, Seung-Chul [1 ]
Kwon, Jong-Kee [1 ]
机构
[1] ETRI, Convergence Components & Mat Res Lab, Taejon, South Korea
关键词
AFE; VGA; ADC; op-amp preset technique; programmable capacitor array scheme; power management technique; flexibility; low voltage; low power; VARIABLE GAIN AMPLIFIER;
D O I
10.4218/etrij.09.1209.0025
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 1.2 V 12 b 60 MS/s CMOS analog front-end (AFE) employing low-power and flexible design techniques for image signal processing. An op-amp preset technique and programmable capacitor array scheme are used in a variable gain amplifier to reduce the power consumption with a small area of the AFE. A pipelined analog-to-digital converter with variable resolution and a clock detector provide operation flexibility with regard to resolution and speed. The AFE is fabricated in a 0.13 mu m CMOS process and shows a gain error of 0.68 LSB with 0.0352 dB gain steps and a differential/integral nonlinearity of 0.64/1.58 LSB. The signal-to-noise ratio of the AFE is 59.7 dB at a 60 MHz sampling frequency. The AFE occupies 1.73 mm(2) and dissipates 64 mW from a 1.2 V supply. Also, the performance of the proposed AFE is demonstrated by an implementation of an image signal processing platform for digital camcorders.
引用
收藏
页码:717 / 724
页数:8
相关论文
共 50 条
  • [1] A 1.2 V, 3.1% 3σ-accuracy thermal sensor analog front-end circuit in 12 nm CMOS process
    Liqiong Yang
    Linfeng Wang
    Junhua Xiao
    Longbing Zhang
    Jian Wang
    Journal of Semiconductors, 2021, (03) : 66 - 71
  • [2] A 1.2 V, 3.1% 3σ-accuracy thermal sensor analog front-end circuit in 12 nm CMOS process
    Yang, Liqiong
    Wang, Linfeng
    Xiao, Junhua
    Zhang, Longbing
    Wang, Jian
    JOURNAL OF SEMICONDUCTORS, 2021, 42 (03)
  • [3] EMBEDDABLE CMOS 3.3V ANALOG FRONT-END FOR CD APPLICATIONS
    DELLOVA, F
    BONHOURE, B
    PAILLARDET, F
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (03) : 821 - 826
  • [4] A 1-V analog CMOS front-end for detecting QRS complexes in a cardiac signal
    Lasanen, K
    Kostamovaara, J
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (12) : 2584 - 2594
  • [5] A 1.2 V Low-Power CMOS Chopper-Stabilized Analog Front-End IC for Glucose Monitoring
    Kim, Jongpal
    Ko, Hyoungho
    IEEE SENSORS JOURNAL, 2016, 16 (17) : 6517 - 6518
  • [6] An integrated 12 Bit analog front end for CC based image processing applications
    Reynolds, D
    Ho, S
    1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS, 1996, : 96 - 97
  • [7] A CMOS analog front-end IC for portable EEG/ECG monitoring applications
    Ng, KA
    Chan, PK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (11) : 2335 - 2347
  • [8] A 1.2V Receiver Front-End for Multi-Standard Wireless Applications in 65 nm CMOS LP
    Vidojkovic, M.
    Sanduleanu, M. A. T.
    Vidojkovic, V.
    van der Tang, J.
    Baltus, P.
    van Roermund, A. H. M.
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 414 - +
  • [9] A 0.5-V 1.3-μW Analog Front-End CMOS Circuit
    Zhu, Zhangming
    Bai, Wenbin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (06) : 523 - 527
  • [10] CMOS Analog Front-End IC for EEG Applications with High Powerline Interference Rejection
    Costa, Jorge Augusto Junior
    Pimenta, Tales Cleber
    2018 IEEE 9TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2018, : 47 - 50