Accelerating yield ramp through design and manufacturing collaboration

被引:0
|
作者
Sharma, RC [1 ]
Dai, HX [1 ]
Smalying, MC [1 ]
Duane, MP [1 ]
机构
[1] Cadence Design Syst Inc, San Jose, CA 95134 USA
关键词
in-line monitoring; laser mask pattern generation; OPC; RET; systematic defect; test diagnostics; yield ramp;
D O I
10.1117/12.572591
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Ramping an integrated circuit from first silicon bring-up to production yield levels is a challenge for all semiconductor products on the path to profitable market entry. Two approaches to accelerating yield ramp are presented. The first is the use of laser mask writers for fast throughput, high yield, and cost effective pattern transfer. The second is the use of electrical test to find a defect and identify the physical region to probe in failure analysis that is most likely to uncover the root cause. This provides feedback to the design team on modifications to make to the design to avoid the yield issue in a future tape-out revision. Additionally, the process parameter responsible for the root cause of the defect is forward annotated through the design, mask and wafer coordinate systems so it can be monitored in-line on subsequent lots of the manufacturing run. This results in an improved recipe for the manufacturing equipment to potentially prevent the recurrence of the defect and raise yield levels on the following material. The test diagnostics approach is enabled by the seamless traceability of a feature across the design, photomask and wafer, made possible by a common data model for design, mask pattern generation and wafer fabrication.
引用
收藏
页码:128 / 136
页数:9
相关论文
共 50 条
  • [31] Improved design review through web collaboration
    East, EW
    Kirby, JG
    Perez, G
    JOURNAL OF MANAGEMENT IN ENGINEERING, 2004, 20 (02) : 51 - 55
  • [32] MODELLING COLLABORATION PROCESSES THROUGH DESIGN PATTERNS
    Barchetti, Ugo
    Capodieci, Antonio
    Guido, Anna Lisa
    Mainetti, Luca
    COMPUTING AND INFORMATICS, 2011, 30 (01) : 113 - 135
  • [33] A technique to achieve maximal manufacturing yield in engineering design
    Jayaram, JSR
    Ibrahim, Y
    Loh, HT
    Brombacher, AC
    ENGINEERING OPTIMIZATION, 2002, 34 (03) : 279 - 305
  • [34] A strategy for design-through-manufacturing
    Hoz, Dan
    SMT Surface Mount Technology Magazine, 2014, 29 (05): : 46 - 49
  • [35] Cost reduction through design for manufacturing
    Weinhold, Michael
    F & M; Feinwerktechnik, Mikrotechnik, Messtechnik, 1996, 104 (05):
  • [36] Yield management methodology for SoC vertical yield ramp
    Miyamoto, K
    Inoue, K
    Tamura, I
    Kondo, N
    Inoto, H
    Ito, I
    Kasahara, K
    Oshikiri, Y
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 841 - 844
  • [37] Infrastructure for successful BEOL yield ramp, transfer to, manufacturing, and DFM characterization at 65nm and below
    Yeric, G
    Cohen, E
    Garcia, J
    Davis, K
    Salem, E
    Green, G
    IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (03): : 232 - 239
  • [38] Integrating marketing and manufacturing functions through focused manufacturing design
    Sheu, Chwen
    Laughlin, Jay L.
    Integrated Manufacturing Systems, 1996, 7 (06): : 16 - 23
  • [39] Accelerating Drug Development Through Collaboration:The Hepatitis C Drug Development Advisory Group
    Hutchison, C.
    Kwong, A.
    Ray, S.
    Struble, K.
    Swan, T.
    Miller, V.
    CLINICAL PHARMACOLOGY & THERAPEUTICS, 2014, 96 (02) : 162 - 165
  • [40] COLLABORATION FOR ACCELERATING PROGRESS IN MEDICAL RESEARCH
    SABIN, AB
    SCIENCE, 1967, 156 (3782) : 1568 - &