An Effective BIST Architecture for Power-Gating Mechanisms in Low-Power SRAMs

被引:0
|
作者
Bosio, Alberto [1 ]
Dilillo, Luigi [1 ]
Girard, Patrick [1 ]
Virazel, Arnaud [1 ]
Zordan, Leonardo B. [2 ]
机构
[1] LIRMM, Montpellier, France
[2] Intel Mobile Commun, Sophia Antipolis, France
关键词
SRAM; memory test; BIST; low-power design; defect based test; test quality;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In low-power SRAMs, power-gating mechanisms are commonly used to reduce static power consumption. When the SRAM is not accessed for a long period, such mechanisms allow shutting-off one or more memory blocks (core-cell array, address decoder, I/O logic, etc), thus reducing leakage currents. In order to guarantee static power reduction in low-power SRAMs, reliable operation of power gating mechanisms must be ensured by adequate test techniques. In this paper, we present an efficient Built-In-Self -Test architecture targeting defects affecting power gating circuitry in low-power SRAMs. Experimental results show that the proposed solution improves the defect coverage and thus, it significantly increases the overall test quality compared to the state-of-the-art.
引用
收藏
页码:185 / 191
页数:7
相关论文
共 50 条
  • [41] Adaptable AES Implementation with Power-Gating Support
    Banik, Subhadeep
    Bogdanov, Andrey
    Fanni, Tiziana
    Sau, Carlo
    Raffo, Luigi
    Palumbo, Francesca
    Regazzoni, Francesco
    PROCEEDINGS OF THE ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS (CF'16), 2016, : 331 - 334
  • [42] A novel low-power microprocessor architecture
    Hakenes, R
    Manoli, Y
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 141 - 146
  • [43] Architecture of low-power embedded ROMs
    Turier, A
    Ben Ammar, L
    Amara, A
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 467 - 470
  • [44] An efficient low-power bus architecture
    Rjoub, A
    Nikolaidis, S
    Koufopavlou, O
    Stouraitis, T
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1864 - 1867
  • [45] Low-power oriented microcontroller architecture
    Mîtu, B
    Stefan, G
    2000 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, CAS 2000 PROCEEDINGS, 2000, : 215 - 218
  • [46] Low-power turbo equalizer architecture
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 33 - 38
  • [47] Power Efficient Variability Compensation Through Clustered Tunable Power-Gating
    Silva, Leandro Max de Lima
    Calimera, Andrea
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (03) : 242 - 253
  • [48] NoRD: Node-Router Decoupling for Effective Power-gating of On-Chip Routers
    Chen, Lizhong
    Pinkston, Timothy M.
    2012 IEEE/ACM 45TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO-45), 2012, : 270 - 281
  • [49] Monolayer Transistor SRAMs: Toward Low-Power, Denser Memory Systems
    Rakshit, Joydeep
    Mohanram, Kartik
    Wan, Runlai
    Lam, Kai Tak
    Guo, Jing
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (02)
  • [50] Low Power Adiabatic 4-Bit Johnson Counter based on Power-Gating CPAL Logic
    Bharagave, Garima
    Sheokand, Priyanka
    Uniyal, Sarita
    2016 2ND IEEE INTERNATIONAL INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2016, : 297 - 301