An optimal device sizing for a performance-driven and area-efficient subthreshold cell library for IoT applications

被引:4
|
作者
Sharma, Priyamvada [1 ]
Jain, Poorvi [1 ]
Das, Bishnu Prasad [1 ]
机构
[1] Indian Inst Technol, Dept ECE, Roorkee, Uttar Pradesh, India
来源
MICROELECTRONICS JOURNAL | 2019年 / 92卷
关键词
Internet of things; Inverse narrow width effect; Reverse short channel effect; Subthreshold standard cell library; Ultra-low power circuit; REVERSE SHORT-CHANNEL; OPERATION;
D O I
10.1016/j.mejo.2019.104613
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ultra-low power design techniques specifically subthreshold designs, play a vital role in Internet of things systems that survive on limited power budget or harvested energy sources. In this paper, the width and length of a transistor operating at subthreshold region are optimized considering the nano-scale effects such as reverse short channel effect and inverse narrow width effect, which improves performance, reduces area, minimizes sensitivity to process variation and reduces energy consumption. A subthreshold standard cell library consisting of 45 standard cells is designed. The physical synthesis of ISCAS'85 benchmark circuits and a floating point unit shows that energy savings in area-mapped design are up to 23% whereas area savings in performance-mapped design are up to 30%. The measurement results from a test chip fabricated in industrial 130 nm technology demonstrate a performance improvement of up to 27%, reduction in delay variability of up to 24% and energy savings of 18%.
引用
收藏
页数:13
相关论文
共 11 条